SLVSH95A July 2024 – September 2025 TPS546C25
PRODUCTION DATA
| CMD Address | 15h |
| Write Transaction: | Send Byte |
| Read Transaction: | N/A |
| Format: | Data-less |
| NVM Back-up: | No |
| Updates: | Not recommended for on-the-fly-use, but not explicitly blocked |
The STORE_USER_ALL command instructs the PMBus device to copy the entire contents of the Operating Memory to the matching locations in the non-volatile User Store Memory. Any items in Operating Memory that do not have matching locations in the User Store Memory are ignored.
The NVM values for command which are derived from Pin Programming on power-up are not updated in NVM unless written to since the last power-on and prior to the use of STORE_USER_ALL. If the bit for a command is updated in
NVM store operations are not recommended while the output is enabled, although the user is not explicitly prevented from doing so, as interruption can result in a corrupted NVM. PMBus commands issued during this time will be ignored. Following issuance of NVM store operations, TI recommends disabling regulation and waiting a minimum of 125ms before continuing.
EEPROM programming faults will cause the device to respond by flagging bit [1] in STATUS_CML.
Return to Supported PMBus Commands.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| W | W | W | W | W | W | W | W |
| STORE_USER_ALL | |||||||
| LEGEND: R/W = Read/Write; R = Read only |