SLVS737A February   2007  – July 2015 TPS62410

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Dissipation Ratings
    7. 6.7 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
      1. 7.1.1 Operation
        1. 7.1.1.1 Converter 1
        2. 7.1.1.2 Converter 2
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Dynamic Voltage Positioning
      2. 7.3.2 Undervoltage Lockout
      3. 7.3.3 Mode Selection
      4. 7.3.4 Enable
      5. 7.3.5 DEF_1 Pin Function
      6. 7.3.6 180° Out of Phase Operation
      7. 7.3.7 Thermal Shutdown
    4. 7.4 Device Functional Modes
      1. 7.4.1 Soft Start
      2. 7.4.2 100% Duty Cycle Low Dropout Operation
      3. 7.4.3 Power-Save Mode
      4. 7.4.4 Short Circuit Protection
    5. 7.5 Programming
      1. 7.5.1 EasyScale™ Interface: One-Pin Serial Interface for Dynamic Output Voltage Adjustment
        1. 7.5.1.1 General
        2. 7.5.1.2 Protocol
        3. 7.5.1.3 Bit Decoding
        4. 7.5.1.4 Acknowledge
        5. 7.5.1.5 MODE Selection
    6. 7.6 Register Maps
  8. Application and Implementation
    1. 8.1 Application Information
      1. 8.1.1 Output Voltage Setting
        1. 8.1.1.1 Converter 1 Adjustable Default Output Voltage Setting
        2. 8.1.1.2 Converter 2
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Output Filter Design (Inductor and Output Capacitor)
          1. 8.2.2.1.1 Inductor Selection
          2. 8.2.2.1.2 Output Capacitor Selection
          3. 8.2.2.1.3 Input Capacitor Selection
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
    2. 11.2 Community Resources
    3. 11.3 Trademarks
    4. 11.4 Electrostatic Discharge Caution
    5. 11.5 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

6 Specifications

6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)(1)
MIN MAX UNIT
Input voltage on VIN(2) –0.3 7 V
Voltage on EN, MODE/DATA, DEF_1 –0.3 VIN +0.3, ≤7 V
Maximum current into MODE/DATA 500 μA
Voltage on SW1, SW2 –0.3 7 V
Voltage on ADJ2, FB1 –0.3 VIN +0.3, ≤7 V
TJ(max) Maximum junction temperature 150 °C
TA Operating ambient temperature –40 85 °C
Tstg Storage temperature –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to network ground terminal.

6.2 ESD Ratings

VALUE UNIT
V(ESD) Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) ±2000 V
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) ±1000
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
VIN Supply voltage 2.5 6 V
Output voltage range for adjustable voltage 0.6 VIN V
TA Operating ambient temperature -40 85 °C
TJ Operating junction temperature -40 125 °C

6.4 Thermal Information

THERMAL METRIC(1) TPS62410 UNIT
DRC (VSON)
10 PINS
RθJA Junction-to-ambient thermal resistance 45.9 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 64.3 °C/W
RθJB Junction-to-board thermal resistance 20.4 °C/W
ψJT Junction-to-top characterization parameter 1.3 °C/W
ψJB Junction-to-board characterization parameter 20.6 °C/W
RθJC(bot) Junction-to-case (bottom) thermal resistance 2.8 °C/W
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

6.5 Electrical Characteristics

VIN = 3.6 V, VOUT = 1.8 V, EN = VIN, MODE = GND, L = 2.2 μH, COUT = 20 μF, TA = –40°C to 85°C typical values are at TA = 25°C (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
SUPPLY CURRENT
VIN Input voltage 2.5 6 V
IQ Operating quiescent current One converter, IOUT = 0 mA. PFM mode enabled (Mode = 0) device not switching,
EN1 = 1 or EN2 = 1
19 29 μA
Two converter, IOUT = 0mA. PFM mode enabled (Mode = 0) device not switching,
EN1 = 1 and EN2 = 1
32 48 μA
IOUT = 0 mA, MODE/DATA = GND, for one converter, VOUT 1.575 V(1) 23 μA
IOUT = 0 mA, MODE/DATA = VIN, for one converter, VOUT 1.575 V (1) 3.6 mA
ISD Shutdown current EN1, EN2 = GND, VIN = 3.6 V(2) 1.2 3 μA
EN1, EN2 = GND, VIN ramped from 0 V to 3.6 V(3) 0.1 1
VUVLO Undervoltage lockout threshold Falling 1.5 2.35 V
Rising 2.4
ENABLE EN1, EN2
VIH High-level input voltage, EN1, EN2 1.2 VIN V
VIL Low-level input voltage, EN1, EN2 0 0.4 V
IIN Input bias current, EN1, EN2 EN1, EN2 = GND or VIN 0.05 1 μA
DEF_1 INPUT
IIN Input biasd current DEF_1 DEF_1 = GND or VIN 0.01 1 μA
MODE/DATA
VIH High-level input voltage, MODE/DATA 1.2 VIN V
VIL Low-level input voltage, MODE/DATA 0 0.4 V
IIN Input bias current, MODE/DATA MODE/DATA = GND or VIN 0.01 1 μA
VOH Acknowledge output voltage high Open-drain, through external pullup resistor VIN V
VOL Acknowledge output voltage low Open-drain, sink current 500 μA 0 0.4 V
INTERFACE TIMING
tStart Start time 2 μs
tH_LB High time low bit, logic 0 detection Signal level on MODE/DATA pin is > 1.2 V 2 200 μs
tL_LB Low time low bit, logic 0 detection Signal level on MODE/DATA pin < 0.4 V 2 x tH_LB 400 μs
tL_HB Low time high bit, logic 1 detection Signal level on MODE/DATA pin < 0.4 V 2 200 μs
tH_LB High time high bit, logic 1 detection Signal level on MODE/DATA pin is > 1.2 V 2 x tL_HS 400 μs
TEOS End of Stream TEOS 2 μs
tACKN Duration of acknowledge condition (MODE/DATE line pulled low by the device) VIN 2.5 V to 6 V 400 520 μs
tvalACK Acknowledge valid time 2 μs
ttimeout Time-out for entering power-save mode MODE/DATA Pin changes from high to low 520 μs
POWER SWITCH
RDS(ON) P-channel MOSFET on-resistance, converter 1, 2 VIN = VGS = 3.6 V 280 620
ILK_PMOS P-channel leakage current VDS = 6.0 V 1 μA
RDS(ON) N-channel MOSFET on-resistance converter 1, 2 VIN = VGS = 3.6 V 200 450
ILK_SW1/SW2 Leakage current into SW1/SW2 pin Includes N-Chanel leakage current,
VIN = open, VSW = 6.0 V, EN = GND(4)
6 7.5 μA
ILIMF Forward current limit PMOS and NMOS OUT 1/2 800 mA 2.5 V ≤ VIN ≤ 6.0 V 1 1.2 1.38 A
TSD Thermal shutdown Increasing junction temperature 150 °C
Thermal shutdown hysteresis Decreasing junction temperature 20 °C
OSCILLATOR
fSW Oscillator frequency 2.5 V ≤ VIN ≤ 6.0 V 2 2.25 2.5 MHz
OUTPUT
VOUT Adjustable output voltage range 0.6 VIN V
Vref Reference voltage 600 mV
VOUT (PFM) DC output voltage accuracy PFM mode, adjustable and fixed output voltage(6) Voltage positioning active, MODE/DATA = GND, device operating in PFM mode, VIN = 2.5 V to 5.0 V (5)(7) –1.5% 1.01 x VOUT 2.5%
VOUT MODE/DATA = GND; device operating in PWM mode VIN = 2.5 V to 6.0 V(7) –1% 0% 1%
VIN = 2.5 V to 6.0 V, MODE/DATA = VIN , Fixed PWM operation, 0 mA < IOUT < IOUTMAX(8) –1% 0% 1%
DC output voltage load regulation PWM operation mode 0.5 %/A
tStart up Start-up time Activation time to start switching(9) 170 μs
tRamp VOUT Ramp-up time Time to ramp from 5% to 95% of VOUT 750 μs
(1) Device is switching with no load on the output, L = 3.3 μH, value includes losses of the coil
(2) These values are valid after the device has been already enabled one time (EN1 or EN2 = High) and supply voltage VIN has not powered down.
(3) After the first enable, these values are valid when the device is disabled (EN1 and EN2 = Low) and supply voltage VIN is powered up. The values remain valid until the device has been enabled first time (EN1 or EN2 = High).
(4) At pins SW1 and SW2 an internal resistor of 1 MΩ is connected to GND
(5) Configuration L typical 2.2 μH, COUT typical 20 μF, see parameter measurement information, the output voltage ripple depends on the effective capacitance of the output capacitor, larger output capacitors lead to tighter output voltage tolerance
(6) Output voltage specification does not include tolerance of external voltage programming resistors
(7) In power-save mode, PWM operation is typically entered at IPSM = VIN/32 Ω.
(8) For VOUT >2. 2V, VIN min = VOUT +0.3 V
(9) This time is valid if one converter turns from shutdown mode (EN2 = 0) to active mode (EN2 =1) and the other converter is already enabled (that is, EN1 = 1). In case both converters are turned from shutdown mode (EN1 and EN2 = Low) to active mode (EN1 and/or EN2 = 1) a value of typical 80 μs for ramp up of internal circuits needs to be added. After tStart the converter starts switching and ramps VOUT.

6.6 Dissipation Ratings

PACKAGE POWER RATING FOR TA ≤25°C DERATING FACTOR ABOVE TA = 25°C
DRC 2050 mW 21 mW/°C

6.7 Typical Characteristics

TPS62410 fosc_vi_las676.gif
i.
Figure 1. FOSC vs VIN
TPS62410 idd2_vi_las676.gif
Figure 3. Iq for Both Converters, Not Switching
TPS62410 rdson2_vi_las276.gif
Figure 5. RDSON NMOS vs VIN
TPS62410 idd_vi_las676.gif
Figure 2. Iq for One Converter, Not Switching
TPS62410 rdson_vi_las676.gif
Figure 4. RDSON PMOS vs VIN