SLVSGA0C May 2022 – February 2025 TPS65219
PRODUCTION DATA
The TPS65219 offers a total of four linear regulators, where LDO1 and LDO2 share their properties and LDO3 and LDO4 share theirs.
LDO1 and LDO2: 400mA, 0.6V - 3.4V
Both, LDO1 and LDO2 are general-purpose LDOs intended to provide power to analog circuitry on the SOC or peripherals. The LDOs have an input voltage range from 1.5V to 5.5V, and can be connected either directly to the system power or the output of a Buck converter. The output voltage is programmable in the range of 0.6V to 3.4V in 50mV-steps. Both LDOs support up to 400mA. The LDOs can be configured in by-pass-mode, acting as load-switches. If configured in bypass-mode, the desired output voltage still needs to be specified in LDOx_VOUT register. The LDOs also support output-voltage changes while enabled, supporting functions like SD-card-IO-supply, changing from 3.3V to 1.8V after initialization, either in LDO-mode at a supply-voltage above 3.3V or with a 3.3V supply changing between bypass-mode and LDO-mode. The LDOs also support Load-switch mode (LSW_mode): in this case, output voltages of 1.5V up to 5.5V are supported. The desired voltage does not need to be configured in the LDOx_VOUT register.
Alternatively, an I2C communication to VSEL_SD_I2C_CTRL in MFP_1_CONFIG register controls the change of the output voltage. Therefore, even if VSEL_SD/VSEL_DDR pin is configured as VSEL_DDR, the VSEL_RAIL bit still needs to be configured to define which LDO is affected by the I2C-command.
In bypass- or LSW-mode, the LDO acts as a switch, where VOUT is VIN minus the drop over the FET-resistance (RBYPASS, RLSW).
Output Capacitance Requirements
The LDO regulators require sufficient output-capacitance for stability. The required minimum and supported maximum capacitance depends on the configuration:LDO3 and LDO4: 300mA, 1.2V - 3.3V
Both, LDO3 and LDO4 are general-purpose LDOs intended to provide power to analog circuitry on the SoC or peripherals. The LDOs have an input voltage range from 2.2V to 5.5V, and can be connected either directly to the system power or the output of a Buck converter. Note, these LDOs need a headroom between VSYS and the LDO-output voltage of minimum 150mV. The output voltage is programmable in the range of 1.2V to 3.3V in 50mV steps. Both LDOs support up to 300mA. The LDOs can be configured to act as load-switches. In this case, output voltages of 2.2V up to 5.5V are supported. The desired voltage does not need to be configured in the LDOx_VOUT register.
These LDOs support a fast-ramp-mode with limited output capacitance and a slow-ramp-mode, allowing for larger total load capacitance.
Output Capacitance Requirements
The LDO regulators require sufficient output-capacitance for stability. The required minimum and supported maximum capacitance depends on the configuration:LDO1, LDO2, LDO3 and LDO4
(A change between LDO and bypass-mode (supported by LDO1 and LDO2 only) is supported during operation.)
LDO Fault Handling
During a voltage transition (at power-up or triggered by toggling VSEL_SD-pin or an I2C-command), the device blanks the undervoltage detection by default and activates the undervoltage detection when the voltage transition completed.
If the device detects an undervoltage during the sequence into ACTIVE state (from INITIALIZE or STBY) and UV is not masked, the power-down-sequence starts at the end of the current slot.
If the device detects an undervoltage in ACTIVE-state or STBY-state and UV is not masked, the power-down sequence starts immediately. OC-detection is not maskable.
During a voltage transition (at power-up or triggered by toggling VSEL_SD-pin or an I2C-command), the overcurrent detection is blanked and gets activated when the voltage transition completed.
If the over-current occurs during the sequence into ACTIVE state (from INITIALIZE or STBY), the device disables the affected rail immediately and starts the power-down-sequence at the end of the current slot.
If the over-current occurs in ACTIVE-state or STBY-state, the device disables the affected rail immediately and starts the power-down sequence.
OC-detection is not maskable, but the deglitch-time is configurable. It is strongly recommended to use tDEGLITCH_OC_short. Extended over-current can lead to increased aging or overshoot upon recovery.
SCG-detection is not maskable.
If a rail gets enabled, the device blanks SCG detection initially to allow the rail to ramp above the SCG-threshold.
| LDOx_ VSET [decimal] | LDOx_VSET [binary] | LDOx_ VSET [hexa- decimal] | VOUT (LDO1 and LDO2, LDO mode) [V] | VOUT (LDO1 and LDO2, bypass-mode) [V] | VOUT (LDO3 and LDO4, LDO mode) [V] |
|---|---|---|---|---|---|
|
0 |
000000 |
00 |
0.60 |
reserved |
1.20 |
|
1 |
000001 |
01 |
0.65 |
reserved |
1.20 |
|
2 |
000010 |
02 |
0.70 |
reserved |
1.20 |
|
3 |
000011 |
03 |
0.75 |
reserved |
1.20 |
|
4 |
000100 |
04 |
0.80 |
reserved |
1.20 |
|
5 |
000101 |
05 |
0.85 |
reserved |
1.20 |
|
6 |
000110 |
06 |
0.90 |
reserved |
1.20 |
|
7 |
000111 |
07 |
0.95 |
reserved |
1.20 |
|
8 |
001000 |
08 |
1.00 |
reserved |
1.20 |
|
9 |
001001 |
09 |
1.05 |
reserved |
1.20 |
|
10 |
001010 |
0A |
1.10 |
reserved |
1.20 |
|
11 |
001011 |
0B |
1.15 |
reserved |
1.20 |
|
12 |
001100 |
0C |
1.20 |
reserved |
1.20 |
|
13 |
001101 |
0D |
1.25 |
reserved |
1.25 |
|
14 |
001110 |
0E |
1.30 |
reserved |
1.30 |
|
15 |
001111 |
0F |
1.35 |
reserved |
1.35 |
|
16 |
010000 |
10 |
1.40 |
reserved |
1.40 |
|
17 |
010001 |
11 |
1.45 |
reserved |
1.45 |
|
18 |
010010 |
12 |
1.50 |
1.50 |
1.50 |
|
19 |
010011 |
13 |
1.55 |
1.55 |
1.55 |
|
20 |
010100 |
14 |
1.60 |
1.60 |
1.60 |
|
21 |
010101 |
15 |
1.65 |
1.65 |
1.65 |
|
22 |
010110 |
16 |
1.70 |
1.70 |
1.70 |
|
23 |
010111 |
17 |
1.75 |
1.75 |
1.75 |
|
24 |
011000 |
18 |
1.80 |
1.80 |
1.80 |
|
25 |
011001 |
19 |
1.85 |
1.85 |
1.85 |
|
26 |
011010 |
1A |
1.90 |
1.90 |
1.90 |
|
27 |
011011 |
1B |
1.95 |
1.95 |
1.95 |
|
28 |
011100 |
1C |
2.00 |
2.00 |
2.00 |
|
29 |
011101 |
1D |
2.05 |
2.05 |
2.05 |
|
30 |
011110 |
1E |
2.10 |
2.10 |
2.10 |
|
31 |
011111 |
1F |
2.15 |
2.15 |
2.15 |
|
32 |
100000 |
20 |
2.20 |
2.20 |
2.20 |
|
33 |
100001 |
21 |
2.25 |
2.25 |
2.25 |
|
34 |
100010 |
22 |
2.30 |
2.30 |
2.30 |
|
35 |
100011 |
23 |
2.35 |
2.35 |
2.35 |
|
36 |
100100 |
24 |
2.40 |
2.40 |
2.40 |
|
37 |
100101 |
25 |
2.45 |
2.45 |
2.45 |
|
38 |
100110 |
26 |
2.50 |
2.50 |
2.50 |
|
39 |
100111 |
27 |
2.55 |
2.55 |
2.55 |
|
40 |
101000 |
28 |
2.60 |
2.60 |
2.60 |
|
41 |
101001 |
29 |
2.65 |
2.65 |
2.65 |
|
42 |
101010 |
2A |
2.70 |
2.70 |
2.70 |
|
43 |
101011 |
2B |
2.75 |
2.75 |
2.75 |
|
44 |
101100 |
2C |
2.80 |
2.80 |
2.80 |
|
45 |
101101 |
2D |
2.85 |
2.85 |
2.85 |
|
46 |
101110 |
2E |
2.90 |
2.90 |
2.90 |
|
47 |
101111 |
2F |
2.95 |
2.95 |
2.95 |
|
48 |
110000 |
30 |
3.00 |
3.00 |
3.00 |
|
49 |
110001 |
31 |
3.05 |
3.05 |
3.05 |
|
50 |
110010 |
32 |
3.10 |
3.10 |
3.10 |
|
51 |
110011 |
33 |
3.15 |
3.15 |
3.15 |
|
52 |
110100 |
34 |
3.20 |
3.20 |
3.20 |
|
53 |
110101 |
35 |
3.25 |
3.25 |
3.25 |
|
54 |
110110 |
36 |
3.30 |
3.30 |
3.30 |
|
55 |
110111 |
37 |
3.35 |
3.35 |
3.30 |
|
56 |
111000 |
38 |
3.40 |
3.40 |
3.30 |
|
57 |
111001 |
39 |
3.40 |
3.40 |
3.30 |
|
58 |
111010 |
3A |
3.40 |
3.40 |
3.30 |
|
59 |
111011 |
3B |
3.40 |
3.40 |
3.30 |
|
60 |
111100 |
3C |
3.40 |
3.40 |
3.30 |
|
61 |
111101 |
3D |
3.40 |
3.40 |
3.30 |
|
62 |
111110 |
3E |
3.40 |
3.40 |
3.30 |
|
63 |
111111 |
3F |
3.40 |
3.40 |
3.30 |