JAJSTN1 January 2025 ADS8661W
PRODUCTION DATA
This register controls the configuration of the internal reference and input voltage ranges for the converter.
The address for bits 7-0, 15-8, 23-16, and 31-24 is 14h, 15h, 16h, and 17h, respectively.
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| Reserved | |||||||||||||||
| R-0000h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Reserved | Reserved | INTREF_ DIS | Reserved | RANGE_SEL[3:0] | |||||||||||
| R-00h | R-0b | R/W-0b | R-00b | R/W-<0000>b | |||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | Reserved | R | 0000h | Reserved. Reads return 0000h. |
| 15-8 | Reserved | R | 00h | Reserved. Reads return 00h. |
| 7 | Reserved | R | 0b | Reserved. Reads return 0b. |
| 6 | INTREF_DIS | R/W | 0b | Control to disable the ADC
internal reference. 0b = Internal reference is enabled 1b = Internal reference is disabled |
| 5-4 | Reserved | R | 00b | Reserved. Reads return 00b. |
| 3-0 | RANGE_SEL[3:0] | R/W | 0000b | These bits comprise the 4-bit
register that selects the nine input ranges of the ADC. 0000b = ±3V × VREF 0001b = ±2.5V × VREF 0010b = ±1.5V × VREF 0011b = ±1.25V × VREF 0100b = ±0.625V × VREF 1000b = 3V × VREF 1001b = 2.5V × VREF 1010b = 1.5V × VREF 1011b = 1.25V × VREF |