JAJSBP7N September   2008  – October 2021 BQ24072 , BQ24073 , BQ24074 , BQ24075 , BQ24079

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. 概要 (続き)
  6. Device Comparison Table
  7. Pin Configuration and Functions
  8. Specifications
    1. 8.1 Absolute Maximum Ratings (1)
    2. 8.2 ESD Ratings
    3. 8.3 Recommended Operating Conditions
    4. 8.4 Thermal Information
    5. 8.5 Electrical Characteristics
    6. 8.6 Typical Characteristics
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Undervoltage Lockout (UVLO)
      2. 9.3.2 Power On
      3. 9.3.3 Overvoltage Protection (OVP)
      4. 9.3.4 Dynamic Power Path Management
        1. 9.3.4.1 Input Source Connected (ADAPTER or USB)
          1. 9.3.4.1.1 Input DPM Mode (VIN-DPM)
          2. 9.3.4.1.2 DPPM Mode
          3. 9.3.4.1.3 Battery Supplement Mode
        2. 9.3.4.2 Input Source Not Connected
      5. 9.3.5 Battery Charging
        1. 9.3.5.1 Charge Current Translator
        2. 9.3.5.2 Adjustable Termination Threshold (ITERM Input, BQ24074)
        3. 9.3.5.3 Termination Disable (TD Input, BQ24072, BQ24073)
        4. 9.3.5.4 Battery Detection and Recharge
        5. 9.3.5.5 Battery Disconnect (SYSOFF Input, BQ24075, BQ24079)
        6. 9.3.5.6 Dynamic Charge Timers (TMR Input)
        7. 9.3.5.7 Status Indicators ( PGOOD, CHG)
        8. 9.3.5.8 Thermal Regulation and Thermal Shutdown
      6. 9.3.6 Battery Pack Temperature Monitoring
    4. 9.4 Device Functional Modes
      1. 9.4.1 Sleep Mode
      2. 9.4.2 Explanation of Deglitch Times and Comparator Hysteresis
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1 BQ2407x Charger Design Example
          1. 10.2.2.1.1 Termination Disable (TD) (BQ24072, BQ24073 only)
          2. 10.2.2.1.2 System ON/OFF (SYSOFF) (BQ24075 or BQ24079 only)
        2. 10.2.2.2 Calculations
          1. 10.2.2.2.1 Program the Fast Charge Current (ISET):
          2. 10.2.2.2.2 Program the Input Current Limit (ILIM)
          3. 10.2.2.2.3 Program the Termination Current Threshold (ITERM) (BQ24074 only)
          4. 10.2.2.2.4 Program 6.25-hour Fast-Charge Safety Timer (TMR)
        3. 10.2.2.3 TS Function
        4. 10.2.2.4 CHG and PGOOD
        5. 10.2.2.5 Selecting IN, OUT, and BAT Pin Capacitors
      3. 10.2.3 Application Curves
    3. 10.3 System Examples
      1. 10.3.1 Standalone Charger
      2. 10.3.2 Disconnecting the Battery From the System
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
    3. 12.3 Thermal Considerations
  13. 13Device and Documentation Support
    1. 13.1 Device Support
      1. 13.1.1 Third-Party Products Disclaimer
    2. 13.2 Receiving Notification of Documentation Updates
    3. 13.3 サポート・リソース
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Power On

When VIN exceeds the UVLO threshold, the BQ2407x powers up. While VIN is below VBAT + VIN(DT), the host commands at the control inputs ( CE, EN1 and EN2) are ignored. The Q1 FET connected between IN and OUT pins is off, and the status outputs CHG and PGOOD are high impedance. The Q2 FET that connects BAT to OUT is ON. (If SYSOFF is high, Q2 is off). During this mode, the VOUT(SC2) circuitry is active and monitors for overload conditions on OUT.

Once VIN rises above VBAT + VIN(DT), PGOOD is driven low to indicate the valid power status and the CE, EN1, and EN2 inputs are read. The device enters standby mode if (EN1 = EN2 = HI) or if an input overvoltage condition occurs. In standby mode, Q1 is OFF and Q2 is ON so OUT is connected to the battery input. (If SYSOFF is high, FET Q2 is off). During this mode, the VOUT(SC2) circuitry is active and monitors for overload conditions on OUT.

When the input voltage at IN is within the valid range: VIN > UVLO AND VIN > VBAT + VIN(DT) AND VIN < VOVP, and the EN1 and EN2 pins indicate that the USB suspend mode is not enabled [(EN1, EN2) ≠ (HI, HI)] all internal timers and other circuit blocks are activated. The device then checks for short-circuits at the ISET and ILIM pins. If no short conditions exists, the device switches on the input FET Q1 with a 100mA current limit to checks for a short circuit at OUT. When VOUT is above VO(SC1), the FET Q1 switches to the current limit threshold set by EN1, EN2 and RILIM and the device enters into the normal operation. During normal operation, the system is powered by the input source (Q1 is regulating), and the device continuously monitors the status of CE, EN1 and EN2 as well as the input voltage conditions.

GUID-BA4BFF7F-AF65-438F-8709-85843500CCEE-low.gifFigure 9-1 Startup Flow Diagram