JAJSI73C December   2009  – December 2019 BQ24072T , BQ24075T , BQ24079T

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     概略回路図
  4. 改訂履歴
  5. 概要(続き)
  6. Device Options
  7. Pin Configuration and Functions
    1.     Pin Functions
  8. Specifications
    1. 8.1 Absolute Maximum Ratings
    2. 8.2 ESD Ratings
    3. 8.3 Recommended Operating Conditions
    4. 8.4 Thermal Information
    5. 8.5 Electrical Characteristics
    6. 8.6 Typical Characteristics
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1  Undervoltage Lockout (UVLO)
      2. 9.3.2  Overvoltage Protection (OVP)
      3. 9.3.3  Dynamic Power-Path Management
      4. 9.3.4  Battery Charging
      5. 9.3.5  Charge Current Translator
      6. 9.3.6  Battery Detection and Recharge
      7. 9.3.7  Termination Disable (TD Input, BQ24072T)
      8. 9.3.8  Battery Disconnect (SYSOFF Input)
      9. 9.3.9  Dynamic Charge Timers (TMR Input)
      10. 9.3.10 Status Indicators (PGOOD, CHG)
      11. 9.3.11 Thermal Regulation and Thermal Shutdown
      12. 9.3.12 Battery Pack Temperature Monitoring
    4. 9.4 Device Functional Modes
      1. 9.4.1 Input Source Connected (Adapter or USB)
        1. 9.4.1.1 Input DPM Mode (VIN-DPM)
        2. 9.4.1.2 DPPM Mode
        3. 9.4.1.3 Battery Supplement Mode
      2. 9.4.2 Input Source Not Connected
  10. 10Applications and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Applications
      1. 10.2.1 Using the BQ24075T, BQ24079T to Disconnect the Battery from the System
        1. 10.2.1.1 Design Requirements
        2. 10.2.1.2 Detailed Design Procedure
          1. 10.2.1.2.1 Program the Fast Charge Current (ISET):
          2. 10.2.1.2.2 Program the Input Current Limit (ILIM):
          3. 10.2.1.2.3 Program 6.25-hour Fast-Charge Safety Timer (TMR):
          4. 10.2.1.2.4 TS Function:
          5. 10.2.1.2.5 CHG and PGOOD LED Status:
          6. 10.2.1.2.6 Processor Monitoring Status:
          7. 10.2.1.2.7 System ON/OFF (SYSOFF):
          8. 10.2.1.2.8 Selecting IN, OUT and BAT Capacitors
        3. 10.2.1.3 Application Curves
      2. 10.2.2 BQ24072T in a Host Controlled Charger Application
        1. 10.2.2.1 Design Requirements
        2. 10.2.2.2 Detailed Design Procedures
          1. 10.2.2.2.1 Termination Disable:
        3. 10.2.2.3 Application Curves
  11. 11Power Supply Recommendations
    1. 11.1 Power On
      1. 11.1.1 Half-Wave Adapters
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
    3. 12.3 Thermal Package
  13. 13デバイスおよびドキュメントのサポート
    1. 13.1 デバイス・サポート
      1. 13.1.1 デベロッパー・ネットワークの製品に関する免責事項
    2. 13.2 関連リンク
    3. 13.3 ドキュメントの更新通知を受け取る方法
    4. 13.4 サポート・リソース
    5. 13.5 商標
    6. 13.6 静電気放電に関する注意事項
    7. 13.7 Glossary
  14. 14メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Thermal Package

The BQ2407xT family is packaged in a thermally enhanced MLP package. The package includes a thermal pad to provide an effective thermal contact between the IC and the printed circuit board (PCB). The power pad should be directly connected to VSS. Full PCB design guidelines for this package are provided in the application note entitled: QFN/SON PCB Attachment Application Note. The most common measure of package thermal performance is thermal impedance (θJA) measured (or modeled) from the chip junction to the air surrounding the package surface (ambient).

The mathematical expression for θJA is: = (TJ – T) / P

Where:

  • TJ = chip junction temperature
  • T = ambient temperature
  • P = device power dissipation
  • Factors that can influence the measurement and calculation of θJA include
  • Whether or not the device is board mounted
  • Trace size, composition, thickness, and geometry
  • Orientation of the device (horizontal or vertical)
  • Volume of the ambient air surrounding the device under test and airflow
  • Whether other surfaces are in close proximity to the device being tested

Due to the charge profile of Li-Ion batteries the maximum power dissipation is typically seen at the beginning of the charge cycle when the battery voltage is at its lowest. Typically after fast charge begins the pack voltage increases to 3.4 V within the first 2 minutes. The thermal time constant of the assembly typically takes a few minutes to heat up so when doing maximum power dissipation calculations, 3.4 V is a good minimum voltage to use. This is verified, with the system and a fully discharged battery, by plotting temperature on the bottom of the PCB under the IC (pad should have multiple vias), the charge current and the battery voltage as a function of time. The fast charge current will start to taper off if the part goes into thermal regulation.

The device power dissipation, P, is a function of the charge rate and the voltage drop across the internal PowerFET. It can be calculated from Equation 8 when a battery pack is being charged:

Equation 8. P = [VIN – VOUT] × [ IOUT + IBAT ] + [VOUT – VBAT] × IBAT

The thermal loop feature reduces the charge current to limit excessive IC junction temperature. It is recommended that the design not run in thermal regulation for typical operating conditions (nominal input voltage and nominal ambient temperatures) and use the feature for non typical situations such as hot environments or higher than normal input source voltage. With that said, the IC still performs as described, if the thermal loop is always active.