JAJSKY1B November   2017  – February 2023 DLP550JE

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 概要
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  Storage Conditions
    3. 6.3  ESD Ratings
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Thermal Information
    6. 6.6  Electrical Characteristics
    7. 6.7  Timing Requirements
    8. 6.8  Window Characteristics
    9. 6.9  System Mounting Interface Loads
    10. 6.10 Micromirror Array Physical Characteristics
    11. 6.11 Micromirror Array Optical Characteristics
    12. 6.12 Chipset Component Usage Specification
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Feature Description
      1. 7.2.1 Power Interface
      2. 7.2.2 Timing
    3. 7.3 Optical Interface and System Image Quality Considerations
      1. 7.3.1 Numerical Aperture and Stray Light Control
      2. 7.3.2 Pupil Match
      3. 7.3.3 Illumination Overfill
    4. 7.4 Micromirror Array Temperature Calculation
      1. 7.4.1 Micromirror Array Temperature Calculation
    5. 7.5 Micromirror Landed-on/Landed-Off Duty Cycle
      1. 7.5.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle
      2. 7.5.2 Landed Duty Cycle and Useful Life of the DMD
      3. 7.5.3 Landed Duty Cycle and Operational DMD Temperature
      4. 7.5.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
  9. Power Supply Recommendations
    1. 9.1 DMD Power-Up and Power-Down Procedures
  10. 10Device and Documentation Support
    1. 10.1 Device Support
      1. 10.1.1 サード・パーティ製品に関する免責事項
      2. 10.1.2 Device Nomenclature
      3. 10.1.3 Device Markings
    2. 10.2 サポート・リソース
      1. 10.2.1 Related Documentation
    3. 10.3 ドキュメントの更新通知を受け取る方法
    4. 10.4 Trademarks
    5. 10.5 静電気放電に関する注意事項
    6. 10.6 用語集
  11. 11Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Timing Requirements

Over operating free-air temperature range (unless otherwise noted).
MINNOMMAXUNIT
LVDS(1)
tcClock Cycle for DLCK_A3.03ns
tcClock Cycle for DCLKC_B3.03ns
twPulse Duration DCLK_A1.361.52ns
twPulse Duration for DCLK_B1.361.52ns
tSUSetup Time, D_A[0:15] before DCLK_A0.35ns
tSUSetup Time, D_B[0:15] before DCLK_B0.35ns
tSUSetup Time, SCTRL_A before DCLK_A0.35ns
tSUSetup Time, SCTRL_B before DCLK_B0.35ns
tHHold Time, D_A[0:15] after DCLK_A0.35ns
tHHold Time, D_B[0:15] after DCLK_B0.35ns
tHHold Time, SCTRL_A after DCLK_A0.35ns
tHHold Time, SCTRL_B after DCLK_B0.35ns
tskewChannel B relative to Channel A(2)(3)–1.511.51ns
See Figure 6-5 for timing requirements for LVDS.
Channel A (Bus A) includes the following LVDS pairs: DCLK_AN and DCLK_AP, SCTRL_AN and SCTRL_AP, D_AN(15:0) and D_AP(15:0).
Channel B (Bus B) includes the following LVDS pairs: DCLK_BN and DCLK_BP, SCTRL_BN and SCTRL_BP, D_BN(15:0) and D_BP(15:0).
GUID-50E87C35-09D7-4F93-8F4A-638B5BFC5A17-low.gif Figure 6-2 SCP Timing Parameters
GUID-6CF52A74-AEAF-40BA-A368-897BB93BDC46-low.gif
Not to scale
Refer to Section 6.7.
Refer to Section 5 for list of LVDS pins and SCP pins.
Figure 6-3 Rise Time and Fall Time
GUID-9CD0F9DB-AEF2-41C4-A294-6615724830F3-low.gifFigure 6-4 Test Load Circuit for Output Propagation Measurement

For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. System design should use IBIS or other simulation tools to correlate the timing reference load to a system environment. See Figure 6-4.

GUID-59980637-AA18-493C-A31D-B8C9A3D24ADB-low.gifFigure 6-5 Timing Requirements
GUID-F5C8B9BA-4B3C-4145-83D2-00F3EEC761F0-low.gifFigure 6-6 Serial Communications Bus Waveform Requirements
GUID-13CF8095-8553-4D30-87C7-F8EF28E0560D-low.png
Refer to LVDS Interface section of Section 6.4.
Refer to Section 5 for list of LVDS pins.
Figure 6-7 LVDS Voltage Definitions (References)
GUID-1D039384-6A84-4866-9317-DAB8378F207D-low.gif
Not to scale
Refer to LVDS Interface section of the Section 6.4.
Figure 6-8 LVDS Voltage Parameter
GUID-BF991DE0-9F42-4854-B7AF-31C50C85BF02-low.png
Refer to LVDS Interface section of the Section 6.4.
Refer to Section 5 for list of LVDS pins.
Figure 6-9 LVDS Equivalent Input Circuit