JAJSC69G December   2014  – March 2017 DRV5023-Q1

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
  4. 改訂履歴
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Magnetic Characteristics
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Field Direction Definition
      2. 7.3.2 Device Output
      3. 7.3.3 Power-On Time
      4. 7.3.4 Output Stage
      5. 7.3.5 Protection Circuits
        1. 7.3.5.1 Overcurrent Protection (OCP)
        2. 7.3.5.2 Load Dump Protection
        3. 7.3.5.3 Reverse Supply Protection
        4. 7.3.5.4 Output Jitter Characteristic
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Standard Circuit
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
          1. 8.2.1.2.1 Configuration Example
        3. 8.2.1.3 Application Curves
      2. 8.2.2 Alternative Two-Wire Application
        1. 8.2.2.1 Design Requirements
        2. 8.2.2.2 Detailed Design Procedure
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11デバイスおよびドキュメントのサポート
    1. 11.1 デバイス・サポート
      1. 11.1.1 デバイスの項目表記
      2. 11.1.2 デバイスのマーキング
    2. 11.2 ドキュメントのサポート
      1. 11.2.1 関連資料
    3. 11.3 ドキュメントの更新通知を受け取る方法
    4. 11.4 コミュニティ・リソース
    5. 11.5 商標
    6. 11.6 静電気放電に関する注意事項
    7. 11.7 Glossary
  12. 12メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

Application Information

The DRV5023-Q1 device is used in magnetic-field sensing applications.

Typical Applications

Standard Circuit

DRV5023-Q1 typ_app_slis150.gif Figure 20. Typical Application Circuit

Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

Table 2. Design Parameters

DESIGN PARAMETER REFERENCE EXAMPLE VALUE
Supply voltage VCC 3.2 to 3.4 V
System bandwidth ƒBW 10 kHz

Detailed Design Procedure

Table 3. External Components

COMPONENT PIN 1 PIN 2 RECOMMENDED
C1 VCC GND A 0.01-µF (minimum) ceramic capacitor rated for VCC
C2 OUT GND Optional: Place a ceramic capacitor to GND
R1 OUT REF(1) Requires a resistor pullup
REF is not a pin on the DRV5023-Q1 device, but a REF supply-voltage pullup is required for the OUT pin; the OUT pin may be pulled up to VCC.

Configuration Example

In a 3.3-V system, 3.2 V ≤ Vref ≤ 3.4 V. Use Equation 3 to calculate the allowable range for R1.

Equation 3. DRV5023-Q1 eq_01_slis150.gif

For this design example, use Equation 4 to calculate the allowable range of R1.

Equation 4. DRV5023-Q1 eq_03_slis150.gif

Therefore:

Equation 5. 113 Ω ≤ R1 ≤ 32 kΩ

After finding the allowable range of R1 (Equation 5), select a value between 500 Ω and 32 kΩ for R1.

Assuming a system bandwidth of 10 kHz, use Equation 6 to calculate the value of C2.

Equation 6. DRV5023-Q1 eq_02_slis150.gif

For this design example, use Equation 7 to calculate the value of C2.

Equation 7. DRV5023-Q1 eq_04_slis150.gif

An R1 value of 10 kΩ and a C2 value less than 820 pF satisfy the requirement for a 10-kHz system bandwidth.

A selection of R1 = 10 kΩ and C2 = 680 pF would cause a low-pass filter with a corner frequency of 23.4 kHz.

Application Curves

DRV5023-Q1 scope_1_slis151.gif
R1 = 10-kΩ pullup No C2
Figure 21. 10-kHz Switching Magnetic Field
DRV5023-Q1 D011_SLIS150.gif
R1 = 10-kΩ pullup C2 = 680 pF
Figure 23. Low-Pass Filtering
DRV5023-Q1 scope_2_slis151.gif
R1 = 10-kΩ pullup C2 = 680 pF
Figure 22. 10-kHz Switching Magnetic Field

Alternative Two-Wire Application

For systems that require minimal wire count, the device output can be connected to VCC through a resistor, and the total supplied current can be sensed near the controller.

DRV5023-Q1 2wire.gif Figure 24. 2-Wire Application

Current can be sensed using a shunt resistor or other circuitry.

Design Requirements

Table 4 lists the related design parameters.

Table 4. Design Parameters

DESIGN PARAMETER REFERENCE EXAMPLE VALUE
Supply voltage VCC 12 V
OUT resistor R1 1 kΩ
Bypass capacitor C1 0.1 µF
Current when B < BRP IRELEASE About 3 mA
Current when B > BOP IOPERATE About 15 mA

Detailed Design Procedure

When the open-drain output of the device is high-impedance, current through the path equals the ICC of the device (approximately 3 mA).

When the output pulls low, a parallel current path is added, equal to VCC / (R1 + rDS(on)). Using 12 V and 1 kΩ, the parallel current is approximately 12 mA, making the total current approximately 15 mA.

The local bypass capacitor C1 should be at least 0.1 µF, and a larger value if there is high inductance in the power line interconnect.