JAJSQR4D August   2003  – August 2023 SN74LV86A-Q1

PRODUCTION DATA  

  1.   1
  2. 1特長
  3. 2概要
  4. 3Revision History
  5. 4Pin Configuration and Functions
  6. 5Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Electrical Characteristics
    6. 5.6  Switching Characteristics, VCC = 2.5 V ±0.2 V
    7. 5.7  Switching Characteristics, VCC = 3.3 V ±0.3 V
    8. 5.8  Switching Characteristics, VCC = 5 V ±0.5 V
    9. 5.9  Noise Characteristics
    10. 5.10 Operating Characteristics
  7. 6Parameter Measurement Information
  8. 7Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Device Functional Modes
  9. 8Device and Documentation Support
    1. 8.1 Documentation Support (Analog)
      1. 8.1.1 Related Documentation
    2. 8.2 ドキュメントの更新通知を受け取る方法
    3. 8.3 サポート・リソース
    4. 8.4 Trademarks
    5. 8.5 静電気放電に関する注意事項
    6. 8.6 用語集
  10. 9Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • PW|14
サーマルパッド・メカニカル・データ
発注情報

Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)
MIN MAX UNIT
VCC Supply voltage 2 5.5 V
VIH High-level input voltage VCC = 2 V 1.5 V
VCC = 2.3 V to 2.7 V VCC x 0.7
VCC = 3 V to 3.6 V VCC x 0.7
VCC = 4.5 V to 5.5 V VCC x 0.7
VIL Low-level input voltage VCC = 2 V 0.5 V
VCC = 2.3 V to 2.7 V VCC x 0.3
VCC = 3 V to 3.6 V VCC x 0.3
VCC = 4.5 V to 5.5 V VCC x 0.3
VI Input voltage 0 5.5 V
VO Output voltage 0 VCC V
IOH High-level output current VCC = 2 V –50 μA
VCC = 2.3 V to 2.7 V –2 mA
VCC = 3 V to 3.6 V –6
VCC = 4.5 V to 5.5 V –12
IOL Low-level output current VCC = 2 V 50 μA
VCC = 2.3 V to 2.7 V 2 mA
VCC = 3 V to 3.6 V 6
VCC = 4.5 V to 5.5 V 12
∆t/∆v Input transition rise or fall rate VCC = 2.3 V to 2.7 V 200 ns/V
VCC = 3 V to 3.6 V 100
VCC = 4.5 V to 5.5 V 20
TA Operating free-air temperature –40 105 °C
All unused inputs of the device must be held at VCC or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, SCBA004.