JAJSQ46 april   2023 TLV9161-Q1 , TLV9162-Q1 , TLV9164-Q1

PRODUCTION DATA  

  1. 特長
  2. アプリケーション
  3. 説明
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information for Single Channel
    5. 6.5 Thermal Information for Dual Channel
    6. 6.6 Thermal Information for Quad Channel
    7. 6.7 Electrical Characteristics
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Input Protection Circuitry
      2. 7.3.2 EMI Rejection
      3. 7.3.3 Thermal Protection
      4. 7.3.4 Capacitive Load and Stability
      5. 7.3.5 Common-Mode Voltage Range
      6. 7.3.6 Phase Reversal Protection
      7. 7.3.7 Electrical Overstress
      8. 7.3.8 Overload Recovery
      9. 7.3.9 Typical Specifications and Distributions
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Low-Side Current Measurement
        1. 8.2.1.1 Design Requirements
        2. 8.2.1.2 Detailed Design Procedure
        3. 8.2.1.3 Application Curves
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  9. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Development Support
        1. 9.1.1.1 TINA-TI (Free Software Download)
    2. 9.2 Documentation Support
      1. 9.2.1 Related Documentation
    3. 9.3 ドキュメントの更新通知を受け取る方法
    4. 9.4 サポート・リソース
    5. 9.5 Trademarks
    6. 9.6 静電気放電に関する注意事項
    7. 9.7 用語集
  10. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Pin Configuration and Functions

GUID-86DA9D9D-7BC3-4F14-ACEC-9A21CD18A557-low.svgFigure 5-1 TLV9161-Q1 DBV Package,
5-Pin SOT-23
(Top View)
GUID-B773976E-7569-4C4C-BF00-67734CE8173B-low.svgFigure 5-2 TLV9161-Q1 DCK Package,
5-Pin SC70
(Top View)
Table 5-1 Pin Functions: TLV9161-Q1
PINTYPE(1)DESCRIPTION
NAMESOT-23 (DBV)SC70 (DCK)
IN+31INoninverting input
IN–43IInverting input
OUT14OOutput
V+55Positive (highest) power supply
V–22Negative (lowest) power supply
I = input, O = output
GUID-BF390618-CA72-4368-8E0F-B1028C62F4A1-low.svgFigure 5-3 TLV9162-Q1 D and DGK Package,
8-Pin SOIC and VSSOP
(Top View)
Table 5-2 Pin Functions: TLV9162-Q1
PINTYPE(1)DESCRIPTION
NAMENO.
IN1+3INoninverting input, channel 1
IN1–2IInverting input, channel 1
IN2+5INoninverting input, channel 2
IN2–6IInverting input, channel 2
OUT11OOutput, channel 1
OUT27OOutput, channel 2
V+8Positive (highest) power supply
V–4Negative (lowest) power supply
I = input, O = output
GUID-9803C82A-7C4E-4BEB-AE2F-4041189F93E5-low.svgFigure 5-4 TLV9164-Q1 D and PW Package,
14-Pin SOIC and TSSOP
(Top View)
Table 5-3 Pin Functions: TLV9164-Q1
PINTYPE(1)DESCRIPTION
NAMENO.
IN1+3INoninverting input, channel 1
IN1–2IInverting input, channel 1
IN2+5INoninverting input, channel 2
IN2–6IInverting input, channel 2
IN3+10INoninverting input, channel 3
IN3–9IInverting input, channel 3
IN4+12INoninverting input, channel 4
IN4–13IInverting input, channel 4
OUT11OOutput, channel 1
OUT27OOutput, channel 2
OUT38OOutput, channel 3
OUT414OOutput, channel 4
V+4Positive (highest) power supply
V–11Negative (lowest) power supply
I = input, O = output