JAJSEK4B January 2018 – January 2025 TPA6404-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The device has the capability of placing two channels into a parallel configuration that allows for twice the current drive capability for low impedance loads. BTL and PBTL modes can be me mixed. Channels 1 and 2 can be placed in PBTL, channels 3 and 4 can be placed into PBTL, or both pairs can be placed in PBTL. Follow the Typical application schematic for proper input and output connections for PBTL configuration utilizing both pairs. The speaker output connections must be made on the speaker side of the LC filter. The device can drive more current with paralleling BTL channels on the load side of the LC output filter. The input connections on channel 2 and channel 4 should be connected to ground.
The proper I2C register settings must be made while the STANDBY pin is asserted. Register 0x00, shown in the Mode Control Field Descriptions has two bits, 4 and 5 that needs to be set for PBTL operation. Bit 4 sets channels 1 and 2 to PBTL and bit 5 sets channels 3 and 4 to PBTL.
BTL and PBTL modes can be mixed. CH1/2 in PBTL or CH3/4 in PBTL or both.
Load diagnostics is supported for parallel BTL channels.