JAJSQT4 july 2023 UCC27444
PRODUCTION DATA
The UCC27444 device is the dual-channel, low-side, high-speed, gate driver devices featuring 4-A source and sink current capability, fast switching characteristics, and a host of other features. UCC27444 Features and Benefits details the advantages of the gate driver's features, which combine to ensure efficient, robust, and reliable operation in high-frequency switching power circuits. The robust inputs of UCC27444 can handle –5 V, ensuring reliable operation in noisy environments. The driver has good transient handling capability on its output due to its reverse current handling, as well as rail-to-rail output drive, and a small propagation delay (typically 18 ns). With this built-in robustness, the UCC27444 device can also be directly connected to a gate drive transformer.
The input threshold of UCC27444 is compatible with TTL low-voltage logic, which is fixed and independent of VDD supply voltage. The driver can also work with CMOS-based controllers as long as the threshold requirement is met.
Each channel has an enable pin, ENx, with a fixed TTL compatible threshold. The ENx pins are internally pulled up. Pulling ENx low disables the corresponding channel, while leaving ENx open provides normal operation. The ENx pins can be used as an additional input with the same performance as the INx pins.
FEATURE | BENEFIT |
---|---|
–5-V IN capability | Enhanced signal reliability and device robustness in noisy environments that experience ground bounce on the gate driver |
18-ns (typical) propagation delay | Extremely fast control to power device response times. |
1-ns (typical) delay matching between channels | Ease of optimizing timing of power device switching such as selecting dead time. |
VDD POR protection | Outputs are held low in power on reset conditions, which ensures predictable, glitch-free operation at power-up and power-down. |
Outputs are enabled when enable pins (ENx) are in floating condition. | Pin-to-pin compatibility with legacy devices from Texas Instruments in designs where Pin 1 and Pin 8 are "No Connect" pins |