Figure 8-31 shows the simplified block diagram related with the VDD startup function of UCC28782, and Figure 8-32 addresses the startup sequence. The detailed description on the startup waveforms is :
- Time interval A: The UVLO circuit commands the two internal power-path switches (QDDS and QDDP) to close the connections between SWS, VDD, and P13 pins through two serial current-limiting resistors (RDDS and RDDP). The depletion-mode MOSFET (QS) starts sourcing charge current (ISWS) safely from the high-voltage switch-node voltage (VSW) to the VDD capacitor (CVDD). Before VVDD reaches 1.8 V, ISWS is limited by the high-resistance RDDS of 5 kΩ to prevent potential device damage if CVDD or VDD pin is shorted to ground.
- Time interval B: After VVDD rises above 1.8 V, RDDS is
reduced to a smaller resistance of 0.5 kΩ. ISWS is increased to
charge CVDD faster. The maximum charge current during VDD startup can
be quantified by Equation 8.
- Time interval C: As VVDD reaches VVDD(ON) of 17 V, the ULVO circuit turns-off QDDS to disconnect the source pin of QS to CVDD, and turns-off QDDP to break the gate-to-source connection of QS, so QS loses its current-charge capability. VVDD then starts to drop, because the 5-V regulator on REF pin starts to charge up the reference capacitor (CREF) to 5 V, for which the maximum charge current (ISE(REF)) is self-limited at around 17 mA. After VREF is settled, the UVLO circuit turns-on another power-path switch (QP13), so an internal 13-V regulator is connected to the P13 pin. The voltage on the P13 pin capacitor (CP13) starts to be discharged by the regulator.
- Time interval D: While discharging the recommended 1 µF on CP13 , the sink current of the 13-V regulator (IP13(START)) is self-limited at around 2.2 mA, so it takes longer than 10 μs to settle to 13 V. If VP13 reaches 13 V in less than 10 μs, the P13 pin open fault is triggered to protect the device. Once VP13 has settled to 13 V without the fault event, RUN pin goes high and UCC28782 enters a run state with IVDD = IRUN.
- Time interval E: There is a minimum 2.2-μs delay from RUN going high to PWML starting to switch in order to wake-up the gate driver and UCC28782. In this interval, the 2.8-Ω power path switch between the P13 pin and the S13 pin is enabled, so the S13-pin decoupling capacitor (CS13) is charged up and the charge current is supplied from CP13 and the P13 regulator. If 2.2-μs delay is timed out before VS13 reaches to the 10-V power good threshold (VS13_OK), the PWML switching instance will be further delayed.
- Time interval F: This is the soft-start region of peak magnetizing current. The first purpose is to limit the supply current if the output is short. The second purpose is to push the switching frequency higher than the audible frequency range during repetitive startup situations. At the beginning of VO soft-start, the peak current is limited by two VCST thresholds. The first VCST startup threshold (VCST(SM1)) is clamped at 0.2 V and the following second threshold (VCST(SM2)) is 0.5 V. When VCST = VCST(SM1), PWMH is disabled if the sampled VS pin voltage (VVS) < 0.28 V, and the first five PWML pulses are forced to stay at this current level. After the sampled VVS exceeds 0.28 V and the first five PWML pulses are generated, the peak current threshold changes from VCST(SM1) to VCST(SM2). In case of the inability to build up VO with VCST(SM1) at the beginning of the VO soft-start due to excessively large output capacitor and/or constant-current output load, there is an internal time-out of 0.7 ms to force VCST to switch to VCST(SM2). At this moment, the BIN-pin capacitor voltage increases with VO proportionally. If VBIN is less than the 2.2-V UVLO threshold (VBIN(ON)), the bias switching regulator is disabled.
- Time interval G: When VBIN is higher than 2.2 V, the bias switching regulator enters into the boost switching mode, and starts to build up the VVDD toward the 18.5-V regulation level.
- Time interval H: When VVS rises above 0.5 V, VCST is allowed to reach VCST(MAX) , so the ramp rate of VO startup becomes faster. When PWML is in a high state, IVDD can be larger than IRUN, because the 5-V regulator provides the line-sensing current pulse (IVSL) on the VS pin to sense VBULK condition.
- Time interval I: Higher VBIN results in a lower switching frequency of the bias regulator, because more energy in the boost inductor (LB) is transferred to CVDD every switching cycle.
- Time interval J: When VBIN increases above the 15-V boost disable threshold, the VVDD starts to decay back to the rectified auxiliary winding voltage minus the forward voltage drop of the boost diode (DB). Also, when VO gets close to the target regulation level, VCST starts to reduce from VCST(MAX).
- Time interval K: VO and VCST settle, and the auxiliary winding takes over the VDD supply.