JAJSOO3B October 2014 – October 2024 TMP75B-Q1
PRODUCTION DATA
| STANDARD | FAST-MODE | UNIT | |||||
|---|---|---|---|---|---|---|---|
| Min | Max | Min | Max | ||||
| fSCL | SCL operating frequency | VS ≥ 1.8 V | 0.001 | 0.4 | 0.001 | 3 | MHz |
| VS < 1.8 V | 0.001 | 0.4 | 0.001 | 2.5 | MHz | ||
| t(BUF) | Bus-free time between STOP and START conditions | VS ≥ 1.8 V | 1300 | 160 | ns | ||
| VS < 1.8 V | 1300 | 260 | ns | ||||
| t(HDSTA) | Hold
time after repeated START condition. After this period, the first clock is generated. |
600 | 160 | ns | |||
| t(SUSTA) | Repeated START condition setup time | 600 | 160 | ns | |||
| t(SUSTO) | STOP condition setup time | 600 | 160 | ns | |||
| t(HDDAT) | Data hold time | VS ≥ 1.8 V | 0 | 900 | 0 | 100 | ns |
| VS < 1.8 V | 0 | 900 | 0 | 140 | ns | ||
| t(SUDAT) | Data setup time | VS ≥ 1.8 V | 100 | 10 | ns | ||
| VS < 1.8 V | 100 | 20 | ns | ||||
| t(LOW) | SCL clock low period | VS ≥ 1.8 V | 1300 | 190 | ns | ||
| VS < 1.8 V | 1300 | 240 | ns | ||||
| t(HIGH) | SCL clock high period | 600 | 60 | ns | |||
| tR(SDA), tF(SDA) | Data rise and fall time | 300 | 80 | ns | |||
| tR(SCL), tF(SCL) | Clock rise and fall time | 300 | 40 | ns | |||
| tR | Clock and data rise time for SCLK ≤ 100 kHz | 1000 | ns | ||||