JAJU885B April   2017  – January 2023

 

  1.   概要
  2.   リソース
  3.   特長
  4.   アプリケーション
  5.   5
  6. 1System Overview
    1. 1.1 System Description
    2. 1.2 Key System Specifications
    3. 1.3 Highlighted Products
      1. 1.3.1 TPS82130
    4. 1.4 Design Considerations
      1. 1.4.1 Inverting Buck-Boost Topology Concept
      2. 1.4.2 VIN and VOUT Range
      3. 1.4.3 Maximum Output Current
        1. 1.4.3.1 Thermal Limits
        2. 1.4.3.2 Stability Limits and Output Capacitor Selection
      4. 1.4.4 Design Precautions
      5. 1.4.5 Enable Pin Configuration
      6. 1.4.6 Power Good Pin Configuration
      7. 1.4.7 Discharging Output Voltage
      8. 1.4.8 Input Capacitor Selection
  7. 2Getting Started Hardware
  8. 3Testing and Results
    1. 3.1 Test Results
  9. 4Design Files
    1. 4.1 Schematics
    2. 4.2 Bill of Materials
    3. 4.3 PCB Layout Recommendations
      1. 4.3.1 Layout Prints
    4. 4.4 Gerber Files
    5. 4.5 Assembly Drawings
  10. 5Related Documentation
  11. 6Trademarks
  12. 7Revision History

Power Good Pin Configuration

The TPS82130 has a built-in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG pin is an open-drain output that requires a pullup resistor. Because VOUT is the IC ground in this configuration, the PG pin is referenced to VOUT instead of ground, which means that the TPS82130 device pulls PG to VOUT when it is low.

This behavior can cause difficulties in reading the state of the PG pin, because in some applications the IC detecting the voltage level of the PG pin may not be able to withstand negative voltages. The level-shifter circuit shown in Figure 1-7 removes any difficulties associated with the offset PG pin voltages by eliminating the negative output signals of the PG pin. If the PG pin functionality is not required, it may be left floating or connected to VOUT without this circuit. Note that to avoid violating its absolute maximum rating, the PG pin should not be driven more than 6 V above the negative output voltage (IC ground).

GUID-B7783267-F826-4C46-9C7D-75C35A196E38-low.gifFigure 1-7 PG Pin Level Shifter

Inside the TPS82130, the PG pin is connected to an N-channel MOSFET (Q3). By tying the PG pin to the gate of Q1, when the PG pin is pulled low, Q1 is off and Q2 is on because Q2's VGS is at VCC. SYS_PG is then pulled to ground.

When Q3 turns OFF, the gate of Q1 is pulled to ground potential which turns Q1 ON. This sequence of events pulls the gate of Q2 below ground, which turns it OFF. SYS_PG is then pulled up to the VCC voltage. Note that the VCC voltage must be at an appropriate logic level for the circuitry connected to the SYS_PG net.

Figure 3-19 and Figure 3-20 show this PG pin level-shifter sequence. The PG signal activates the PG pin level-shifter circuit and the G/D node signal represents the shared node between Q1 and Q2. This circuit has been tested with a VCC of 5 V and dual NFET Si1902DL. The SYS_PG net is the output of the circuit and goes between ground and 5 V and is easily read by a separate device.