SLUAAC9 March   2021 TPSM5D1806

 

  1.   Trademarks
  2. 1Introduction
  3. 2Basic Buck Regulator Operation
  4. 3Impact of Minimum On-Time and Minimum Off-Time
  5. 4Impact of Current Limits
  6. 5TPSM5D1806 Dual-Output Frequency Considerations
  7. 6Thermal Performance
  8. 7Summary
  9. 8References

Basic Buck Regulator Operation

The fundamental operation of buck regulators is discussed in detail in other application reports (3). While not covered in detail here, an understanding of the basic buck operational waveforms is useful for the discussions in this report. Figure 2-1 shows the basic synchronous buck power stage and the simplified waveforms of the inductor current (iL) and switching node (vSW) in steady state continuous-conduction mode (CCM) conditions. For simplicity, dead times and resistive components such as MOSFET on-resistances and the inductor DC resistance have not been considered in the analyses and equations in this report.

During the on time, tON, the high-side (HS) MOSFET is on and the low-side (LS) MOSFET is off. In this state, a positive voltage VIN-VOUT exists across the inductor, which causes the inductor current to ramp up. During the off-time, tOFF, the HS MOSFET is off and LS MOSFET is on. With the switching node at ground, the voltage across the inductor is -VOUT, which causes the inductor current to ramp back down. The switching period, tSW, is the sum of tON and tOFF and is the inverse of the switching frequency, FSW. The duty cycle, D, can be defined as D = tON / tSW. In a real buck regulator, the on and off times are dynamically set by the buck’s control loop circuitry, which then generates signals to the gate drivers that turn the power MOSFETs on and off.


GUID-20210303-CA0I-3XSK-1JTB-0LGPHBWFBHT3-low.gif
Figure 2-1 Basic synchronous buck regulator and waveforms