SLVUCV3 December   2023 TPS65219

 

  1.   1
  2.   Abstract
  3.   Trademarks
  4. 1Introduction
  5. 2PDN and Sequence Diagrams
    1. 2.1 TPS652190C Sequence and Power Block Diagram
  6. 3EEPROM Device Settings
    1. 3.1  Device ID
    2. 3.2  Enable Settings
    3. 3.3  Regulator Voltage Settings
    4. 3.4  Sequence Settings
      1. 3.4.1 Power-Up Sequence
      2. 3.4.2 Power-Down Sequence
    5. 3.5  EN / PB / VSENSE Settings
    6. 3.6  Multi-Function Pin Settings
    7. 3.7  Over-Current Deglitch
    8. 3.8  Mask Settings
    9. 3.9  Discharge Check
    10. 3.10 Multi PMIC Config
  7. 4Revision History

Device ID

This section lists all the register settings to identify the supported temperature and the NVM ID with the corresponding revision that represent a list of default register settings.

Table 3-1 Device ID
Register Address Field Name Value Description
0x00 TI_DEVICE_ID

(Bits: 7-5)

0x00 Device specific ID code to identify supported ambient and junction temperature.
0x01 TI_NVM_ID

(Bits: 7-0)

0x0C Identification code for the NVM ID
0x41 NVM_REVISION

(Bits: 7-5)

0x2 Identification code for the NVM revision
0x26 I2C_ADDRESS

(Bits: 6-0)

0x30 I2C address