SNAS851A
December 2023 – May 2025
LMX1906-SP
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Timing Diagram
5.8
Typical Characteristics
6
Detailed Description
6.1
Overview
6.1.1
Range of Dividers and Multiplier
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Power On Reset
6.3.2
Temperature Sensor
6.3.3
Clock Outputs
6.3.3.1
Clock Output Buffers
6.3.3.2
Clock MUX
6.3.3.3
Clock Divider
6.3.3.4
Clock Multiplier
6.3.3.4.1
General Information about the Clock Multiplier
6.3.3.4.2
State Machine Clock for the Clock Multiplier
6.3.3.4.2.1
State Machine Clock
6.3.3.4.3
Calibration for the Clock Multiplier
6.3.3.4.4
Lock Detect for the Clock Multiplier
6.3.3.4.5
Watchdog Timer
6.3.4
LOGICLK Output
6.3.4.1
LOGICLK Output Format
6.3.4.2
LOGICLK_DIV_PRE and LOGICLK_DIV Dividers
6.3.5
SYSREF
6.3.5.1
SYSREF Output Buffers
6.3.5.1.1
SYSREF Output Buffers for Main Clocks (SYSREFOUT)
6.3.5.1.2
SYSREF Output Buffer for LOGICLK
6.3.5.2
SYSREF Frequency and Delay Generation
6.3.5.3
SYSREFREQ Pins and SYSREFREQ_FORCE Field
6.3.5.3.1
SYSREFREQ Pins Common-Mode Voltage
6.3.5.3.2
SYSREFREQ Windowing Feature
6.3.5.3.2.1
General Procedure Flowchart for SYSREF Windowing Operation
6.3.5.3.2.2
SYSREFREQ Repeater Mode With Delay Generation (Retime)
6.3.5.3.2.3
Other Guidance For SYSREF Windowing
6.3.5.3.2.4
For Glitch-Free Output
6.3.5.3.2.5
If Using SYNC Feature
6.3.5.3.3
SYNC Feature
6.4
Device Functional Modes Configurations
6.4.1
Pin Mode Control
6.4.1.1
Chip Enable (CE)
6.4.1.2
Output Channel Control
6.4.1.3
Logic Output Control
6.4.1.4
SYSREF Output Control
6.4.1.5
Device Mode Selection
6.4.1.6
Divider or Multiplier Value Selection
6.4.1.7
Calibration Control Pin
6.4.1.8
Output Power Control
7
Register Map
7.1
Device Registers
8
Application and Implementation
8.1
Application Information
8.1.1
SYSREFREQ Input Configuration
8.1.2
Treatment of Unused Pins
8.1.3
Current Consumption
8.2
Typical Applications
8.2.1
Local Oscillator Distribution Application
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.3
Application Plot
8.2.2
JESD204B/C Clock Distribution Application
8.3
Power Supply Recommendations
8.3.1
Power-Up Timing
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Device Support
9.2
Documentation Support
9.2.1
Related Documentation
9.3
Receiving Notification of Documentation Updates
9.4
Support Resources
9.5
Trademarks
9.6
Electrostatic Discharge Caution
9.7
Glossary
10
Revision History
11
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
PAP|64
サーマルパッド・メカニカル・データ
発注情報
snas851a_oa
snas851a_pm
Data Sheet
LMX1906-SP
Space Grade Low-Noise, High-Frequency JESD204B/C Buffer, Multiplier and Divider