JAJS280O
October 2003 – March 2019
PRODUCTION DATA.
1
デバイスの概要
1.1
特長
1.2
アプリケーション
1.3
概要
1.4
機能ブロック図
2
改訂履歴
3
Device Comparison
3.1
Related Products
4
Terminal Configuration and Functions
4.1
Pin Diagrams
4.2
Signal Descriptions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings – Automotive
5.3
ESD Ratings – Commercial
5.4
Recommended Operating Conditions
5.5
Power Consumption Summary
Table 5-1
TMS320F2809, TMS320F2808 Current Consumption by Power-Supply Pins at 100-MHz SYSCLKOUT
Table 5-2
TMS320F2806 Current Consumption by Power-Supply Pins at 100-MHz SYSCLKOUT
Table 5-3
TMS320F2802, TMS320F2801 Current Consumption by Power-Supply Pins at 100-MHz SYSCLKOUT
Table 5-4
TMS320C2802, TMS320C2801 Current Consumption by Power-Supply Pins at 100-MHz SYSCLKOUT
5.5.1
Reducing Current Consumption
5.5.2
Current Consumption Graphs
5.6
Electrical Characteristics
5.7
Thermal Resistance Characteristics for F280x 100-Ball GGM Package
5.8
Thermal Resistance Characteristics for F280x 100-Pin PZ Package
5.9
Thermal Resistance Characteristics for C280x 100-Ball GGM Package
5.10
Thermal Resistance Characteristics for C280x 100-Pin PZ Package
5.11
Thermal Resistance Characteristics for F2809 100-Ball GGM Package
5.12
Thermal Resistance Characteristics for F2809 100-Pin PZ Package
5.13
Thermal Design Considerations
5.14
Timing and Switching Characteristics
5.14.1
Timing Parameter Symbology
5.14.1.1
General Notes on Timing Parameters
5.14.1.2
Test Load Circuit
5.14.1.3
Device Clock Table
Table 5-6
TMS320x280x Clock Table and Nomenclature (100-MHz Devices)
Table 5-7
TMS320x280x/2801x Clock Table and Nomenclature (60-MHz Devices)
5.14.2
Power Sequencing
Table 5-8
Reset (XRS) Timing Requirements
5.14.3
Clock Requirements and Characteristics
Table 5-9
Input Clock Frequency
Table 5-10
XCLKIN Timing Requirements - PLL Enabled
Table 5-11
XCLKIN Timing Requirements - PLL Disabled
Table 5-12
XCLKOUT Switching Characteristics (PLL Bypassed or Enabled)
5.14.4
Peripherals
5.14.4.1
General-Purpose Input/Output (GPIO)
5.14.4.1.1
GPIO - Output Timing
Table 5-13
General-Purpose Output Switching Characteristics
5.14.4.1.2
GPIO - Input Timing
Table 5-14
General-Purpose Input Timing Requirements
5.14.4.1.3
Sampling Window Width for Input Signals
5.14.4.1.4
Low-Power Mode Wakeup Timing
Table 5-15
IDLE Mode Timing Requirements
Table 5-16
IDLE Mode Switching Characteristics
Table 5-17
STANDBY Mode Timing Requirements
Table 5-18
STANDBY Mode Switching Characteristics
Table 5-19
HALT Mode Timing Requirements
Table 5-20
HALT Mode Switching Characteristics
5.14.4.2
Enhanced Control Peripherals
5.14.4.2.1
Enhanced Pulse Width Modulator (ePWM) Timing
Table 5-21
ePWM Timing Requirements
Table 5-22
ePWM Switching Characteristics
5.14.4.2.2
Trip-Zone Input Timing
Table 5-23
Trip-Zone input Timing Requirements
5.14.4.2.3
High-Resolution PWM Timing
Table 5-24
High-Resolution PWM Characteristics at SYSCLKOUT = 60–100 MHz
5.14.4.2.4
Enhanced Capture (eCAP) Timing
Table 5-25
Enhanced Capture (eCAP) Timing Requirement
Table 5-26
eCAP Switching Characteristics
5.14.4.2.5
Enhanced Quadrature Encoder Pulse (eQEP) Timing
Table 5-27
Enhanced Quadrature Encoder Pulse (eQEP) Timing Requirements
Table 5-28
eQEP Switching Characteristics
5.14.4.2.6
ADC Start-of-Conversion Timing
Table 5-29
External ADC Start-of-Conversion Switching Characteristics
5.14.4.3
External Interrupt Timing
Table 5-30
External Interrupt Timing Requirements
Table 5-31
External Interrupt Switching Characteristics
5.14.4.4
I2C Electrical Specification and Timing
Table 5-32
I2C Timing
5.14.4.5
Serial Peripheral Interface (SPI) Timing
5.14.4.5.1
SPI Master Mode Timing
Table 5-33
SPI Master Mode External Timing (Clock Phase = 0)
Table 5-34
SPI Master Mode External Timing (Clock Phase = 1)
5.14.4.5.2
SPI Slave Mode Timing
Table 5-35
SPI Slave Mode External Timing (Clock Phase = 0)
Table 5-36
SPI Slave Mode External Timing (Clock Phase = 1)
5.14.5
Emulator Connection Without Signal Buffering for the DSP
5.14.6
Flash Timing
Table 5-37
Flash Endurance for A and S Temperature Material
Table 5-38
Flash Endurance for Q Temperature Material
Table 5-39
Flash Parameters at 100-MHz SYSCLKOUT
Table 5-40
Flash/OTP Access Timing
Table 5-41
Flash Data Retention Duration
5.15
On-Chip Analog-to-Digital Converter
Table 5-43
ADC Electrical Characteristics
5.15.1
ADC Power-Up Control Bit Timing
Table 5-44
ADC Power-Up Delays
Table 5-45
Current Consumption for Different ADC Configurations (at 12.5-MHz ADCCLK)
5.15.2
Definitions
5.15.3
Sequential Sampling Mode (Single-Channel) (SMODE = 0)
Table 5-46
Sequential Sampling Mode Timing
5.15.4
Simultaneous Sampling Mode (Dual-Channel) (SMODE = 1)
Table 5-47
Simultaneous Sampling Mode Timing
5.15.5
Detailed Descriptions
5.16
Migrating From F280x Devices to C280x Devices
5.16.1
Migration Issues
5.17
ROM Timing (C280x only)
Table 5-48
ROM/OTP Access Timing
6
Detailed Description
6.1
Brief Descriptions
6.1.1
C28x CPU
6.1.2
Memory Bus (Harvard Bus Architecture)
6.1.3
Peripheral Bus
6.1.4
Real-Time JTAG and Analysis
6.1.5
Flash
6.1.6
ROM
6.1.7
M0, M1 SARAMs
6.1.8
L0, L1, H0 SARAMs
6.1.9
Boot ROM
6.1.10
Security
6.1.11
Peripheral Interrupt Expansion (PIE) Block
6.1.12
External Interrupts (XINT1, XINT2, XNMI)
6.1.13
Oscillator and PLL
6.1.14
Watchdog
6.1.15
Peripheral Clocking
6.1.16
Low-Power Modes
6.1.17
Peripheral Frames 0, 1, 2 (PFn)
6.1.18
General-Purpose Input/Output (GPIO) Multiplexer
6.1.19
32-Bit CPU-Timers (0, 1, 2)
6.1.20
Control Peripherals
6.1.21
Serial Port Peripherals
6.2
Peripherals
6.2.1
32-Bit CPU-Timers 0/1/2
6.2.2
Enhanced PWM Modules (ePWM1/2/3/4/5/6)
6.2.3
Hi-Resolution PWM (HRPWM)
6.2.4
Enhanced CAP Modules (eCAP1/2/3/4)
6.2.5
Enhanced QEP Modules (eQEP1/2)
6.2.6
Enhanced Analog-to-Digital Converter (ADC) Module
6.2.6.1
ADC Connections if the ADC Is Not Used
6.2.6.2
ADC Registers
6.2.7
Enhanced Controller Area Network (eCAN) Modules (eCAN-A and eCAN-B)
6.2.8
Serial Communications Interface (SCI) Modules (SCI-A, SCI-B)
6.2.9
Serial Peripheral Interface (SPI) Modules (SPI-A, SPI-B, SPI-C, SPI-D)
6.2.10
Inter-Integrated Circuit (I2C)
6.2.11
GPIO MUX
6.3
Memory Maps
6.4
Register Map
6.4.1
Device Emulation Registers
6.5
Interrupts
6.5.1
External Interrupts
6.6
System Control
6.6.1
OSC and PLL Block
6.6.1.1
External Reference Oscillator Clock Option
6.6.1.2
PLL-Based Clock Module
6.6.1.3
Loss of Input Clock
6.6.2
Watchdog Block
6.7
Low-Power Modes Block
7
Applications, Implementation, and Layout
7.1
TI Design or Reference Design
8
デバイスおよびドキュメントのサポート
8.1
はじめに
8.2
デバイスおよび開発ツールの項目表記
8.3
ツールとソフトウェア
8.4
ドキュメントのサポート
8.5
関連リンク
8.6
Community Resources
8.7
商標
8.8
静電気放電に関する注意事項
8.9
Glossary
9
メカニカル、パッケージ、および注文情報
9.1
パッケージ情報
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
PZ|100
サーマルパッド・メカニカル・データ
発注情報
jajs280o_oa
jajs280o_pm
1
デバイスの概要