SLASE93A August 2017 – November 2017 TLV320AIC3109-Q1
PRODUCTION DATA.
| MIN | MAX | UNIT | ||
|---|---|---|---|---|
| Power-supply voltage | AVDD to AVSS, DRVDD to DRVSS | –0.3 | 3.9 | V |
| AVDD to DRVSS | –0.3 | 3.9 | ||
| IOVDD to DVSS | –0.3 | 3.9 | ||
| DVDD to DVSS | –0.3 | 2.5 | ||
| AVDD to DRVDD | –0.1 | 0.1 | ||
| Analog input voltage | Analog input voltage to AVSS | –0.3 | AVDD + 0.3 | V |
| Digital input voltage | Digital input voltage to DVSS | –0.3 | IOVDD + 0.3 | V |
| Temperature | Operating ambient, TA | –40 | 105 | °C |
| Junction, TJ | –40 | 125 | ||
| Storage, Tstg | –40 | 150 | ||
| VALUE | UNIT | ||||
|---|---|---|---|---|---|
| V(ESD) | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002(1) | ±2000 | V | |
| Charged-device model (CDM), per AEC Q100-011 |
Corner pins (1, 8, 9, 16,17, 24, 25, 32) |
±750 | |||
| All other pins | ±500 | ||||
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| POWER SUPPLY | ||||||
| Analog supply voltage (AVDD to AVSS, DRVDD to DRVSS) | 2.7 | 3.3 | 3.6 | V | ||
| Digital core supply voltage (DVDD to DVSS) | 1.525 | 1.8 | 1.95 | V | ||
| Digital I/O supply voltage (IOVDD to DVSS) | 1.1 | 1.8 | 3.6 | V | ||
| ANALOG INPUTS | ||||||
| VI | Analog full-scale, 0-dB input voltage (DRVDD = 3.3 V) | 0.707 | VRMS | |||
| DIGITAL INPUTS | ||||||
| VDIG | Digital input voltage | DVSS | IOVDD | V | ||
| TEMPERATURE | ||||||
| TA | Operating free-air temperature | –40 | 105 | °C | ||
| OTHERS | ||||||
| Mono line output load resistance | 10 | kΩ | ||||
| Mono headphone output load resistance | 16 | Ω | ||||
| Digital output load capacitance | 10 | pF | ||||
| THERMAL METRIC(1) | TLV320AIC3109-Q1 | UNIT | ||
|---|---|---|---|---|
| RHB (VQFN) | RHM (VQFN) | |||
| 32 PINS | 32 PINS | |||
| RθJA | Junction-to-ambient thermal resistance | 31.1 | 31.3 | °C/W |
| RθJC(top) | Junction-to-case (top) thermal resistance | 19.5 | 18.9 | °C/W |
| RθJB | Junction-to-board thermal resistance | 10.6 | 11.1 | °C/W |
| ψJT | Junction-to-top characterization parameter | 0.2 | 0.2 | °C/W |
| ψJB | Junction-to-board characterization parameter | 10.6 | 11.1 | °C/W |
| RθJC(bot) | Junction-to-case (bottom) thermal resistance | 0.9 | 0.9 | °C/W |
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| AUDIO ADC | ||||||
| Input signal level | Single-ended configurations | 0.707 | VRMS | |||
| SNR | Signal-to-noise ratio(1)(2) | A-weighted, fS = 48 kSPS, 0-dB PGA gain, inputs ac-shorted to ground |
80 | 92 | dB | |
| DR | Dynamic range(1)(2) | fS = 48 kSPS; 0-dB PGA gain; 1-kHz, –60-dB, full-scale input signal |
93 | dB | ||
| THD | Total harmonic distortion | fS = 48 kSPS; 0-dB PGA gain; 1-kHz, –2-dB, full-scale input signal |
–89 | –75 | dB | |
| PSRR | Power-supply rejection ratio | 217-Hz signal applied to DRVDD | 55 | dB | ||
| 1-kHz signal applied to DRVDD | 44 | |||||
| Input channel separation | 1-kHz, –2-dB, full-scale signal, MIC1 to MIC2 | –71 | dB | |||
| Gain error | fS = 48 kSPS; 0-dB PGA gain; 1-kHz, –2-dB, full-scale input signal |
0.82 | dB | |||
| ADC programmable-gain amplifier maximum gain | 1-kHz input tone | 59.5 | dB | |||
| ADC programmable-gain amplifier step size | 0.5 | dB | ||||
| Input resistance | MIC1/MIC2 inputs routed to single ADC input MIX attenuation = 0 dB |
20 | kΩ | |||
| MIC1/MIC2 inputs routed to single ADC input MIX attenuation = 12 dB |
80 | |||||
| Input resistance | 80 | kΩ | ||||
| Input capacitance | MIC1/LINE1 inputs | 10 | pF | |||
| Input level control minimum attenuation setting | 0 | dB | ||||
| Input level control maximum attenuation setting | 12 | dB | ||||
| Input level control attenuation step size | 1.5 | dB | ||||
| ANALOG PASSTHROUGH MODE | ||||||
| RDS(on) | Input-to-output switch resistance | MIC1/LINE1 to LINEOUT | 330 | Ω | ||
| INPUT SIGNAL LEVEL, DIFFERENTIAL | ||||||
| SNR | Signal-to-noise ratio | A-weighted, fS = 48 kSPS, 0-dB PGA gain, inputs ac-shorted to ground |
92 | dB | ||
| THD | Total harmonic distortion | fS = 48 kHz; 0-dB PGA gain, 1-kHz, –2-dB, full-scale input signal |
–94 | dB | ||
| ADC DIGITAL DECIMATION FILTER (fS = 48 kHz) | ||||||
| Filter gain | From 0 fS to 0.39 fS | ±0.1 | dB | |||
| At 0.4125 fS | –0.25 | |||||
| At 0.45 fS | –3 | |||||
| At 0.5 fS | –17.5 | |||||
| From 0.55 fS to 64 fS | –75 | |||||
| Filter group delay | 17/fS | s | ||||
| MICROPHONE BIAS | ||||||
| Bias voltage | Programmable setting = 2 V | 2 | V | |||
| Programmable setting = 2.5 V | 2.3 | 2.455 | 2.7 | |||
| Programmable setting = AVDD | AVDD | |||||
| Current sourcing | Programmable setting = 2.5 V | 4 | mA | |||
| AUDIO DAC, DIFFERENTIAL LINE OUTPUT (RLOAD = 10 kΩ) | ||||||
| Full-scale output voltage | 0-dB input full-scale signal, output common-mode setting = 1.35 V, output volume control = 0 dB | 1.414 | VRMS | |||
| 4 | VPP | |||||
| SNR | Signal-to-noise ratio(3) | A-weighted, fS = 48 kHz, output volume control = 0 dB, no input signal, referenced to full-scale input level | 88 | 102 | dB | |
| DR | Dynamic range | A-weighted, fS = 48 kHz, –60-dB input full-scale signal, output volume control = 0 dB, output common-mode setting = 1.35 V | 97 | dB | ||
| THD | Total harmonic distortion | fS = 48 kHz; 0-dB, 1-kHz input full-scale signal; output volume control = 0 dB; output common-mode setting = 1.35 V | –95 | –75 | dB | |
| PSRR | Power-supply rejection ratio | 217-Hz signal applied to DRVDD, AVDD | 78 | dB | ||
| 1-kHz signal applied to DRVDD, AVDD | 80 | |||||
| DAC gain error | 0-dB, 1-kHz input full-scale signal; output volume control = 0 dB; output common-mode setting = 1.35 V; fS = 48 kHz | –0.2 | dB | |||
| AUDIO DAC, SINGLE-ENDED LINE OUTPUT (RLOAD = 10 kΩ) | ||||||
| Full-scale output voltage | 0-dB input full-scale signal, output common-mode setting = 1.35 V, output volume control = 0 dB | 0.707 | VRMS | |||
| SNR | Signal-to-noise ratio | A-weighted, fS = 48 kHz, output volume control = 0 dB, no input signal, referenced to full-scale input level | 96 | dB | ||
| A-weighted, fS = 48 kHz, output volume control = 0 dB, no input signal, referenced to full-scale input level, 50% DAC current-boost mode | 97 | |||||
| DR | Dynamic range | A-weighted, fS = 48 kHz, –60-dB input full-scale signal, output volume control = 0 dB, output common-mode setting = 1.35 V | 91 | dB | ||
| DAC gain error | 0-dB, 1-kHz input full-scale signal; output volume control = 0 dB; output common-mode setting = 1.35 V; fS = 48 kHz | –0.85 | dB | |||
| AUDIO DAC, SINGLE-ENDED HEADPHONE OUTPUT (RLOAD = 16 Ω) | ||||||
| Full-scale output voltage | 0-dB input full-scale signal, output common-mode setting = 1.35 V, output volume control = 0 dB | 0.707 | VRMS | |||
| SNR | Signal-to-noise ratio | A-weighted, fS = 48 kHz, output volume control = 0 dB, no input signal, referenced to full-scale input level | 96 | dB | ||
| A-weighted, fS = 48 kHz, output volume control = 0 dB, no input signal, referenced to full-scale input level, 50% DAC current-boost mode | 97 | |||||
| DR | Dynamic range | A-weighted, fS = 48 kHz, –60-dB input full-scale signal, output volume control = 0 dB, output common-mode setting = 1.35 V | 91 | dB | ||
| THD | Total harmonic distortion | fS = 48 kHz, 0-dB input full-scale signal, output volume control = 0 dB, output common-mode setting = 1.35 V | –71 | –65 | dB | |
| PSRR | Power-supply rejection ratio | 217-Hz signal applied to DRVDD, AVDD | 43 | dB | ||
| 1-kHz signal applied to DRVDD, AVDD | 41 | |||||
| DAC gain error | 0-dB, 1-kHz input full-scale signal; output volume control = 0 dB; output common-mode setting = 1.35 V; fS = 48 kHz | –0.85 | dB | |||
| DAC DIGITAL INTERPOLATION FILTER (fS = 48 kHz) | ||||||
| Pass band | 0 | 0.45 fS | Hz | |||
| Pass-band ripple | ±0.06 | dB | ||||
| Transition band | 0.45 fS | 0.55 fS | Hz | |||
| Stop band | 0.55 fS | 7.5 fS | Hz | |||
| Stop-band attenuation | 65 | dB | ||||
| Group delay | 21 / fS | s | ||||
| MONO HEADPHONE DRIVER (AC-Coupled Output Configuration(3)) | ||||||
| 0-dB full-scale output voltage | 0-dB gain to high-power outputs, output common-mode voltage setting = 1.35 V | 0.707 | VRMS | |||
| Programmable output common-mode voltage (applicable to line outputs also) | First option | 1.35 | V | |||
| Second option | 1.5 | |||||
| Third option | 1.65 | |||||
| Fourth option | 1.8 | |||||
| Maximum programmable output level control gain | 9 | dB | ||||
| Programmable output level control gain step size | 1 | dB | ||||
| PO | Maximum output power | RL = 32 Ω | 15 | mW | ||
| RL = 16 Ω | 30 | |||||
| SNR | Signal-to-noise ratio(4) | A-weighted | 94 | dB | ||
| MONO HEADPHONE DRIVER (AC-Coupled Output Configuration, continued) | ||||||
| THD | Total harmonic distortion | 1-kHz output, PO = 5 mW, RL = 32 Ω | –77 | dB | ||
| 0.014% | ||||||
| 1-kHz output, PO = 10 mW, RL = 32 Ω | –76 | dB | ||||
| 0.016% | ||||||
| 1-kHz output, PO = 10 mW, RL = 16 Ω | –73 | dB | ||||
| 0.022% | ||||||
| 1-kHz output, PO = 20 mW, RL = 16 Ω | –71 | dB | ||||
| 0.028% | ||||||
| Channel separation | 1-kHz, 0-dB input | 90 | dB | |||
| PSRR | Power-supply rejection ratio | 217 Hz, 100 mVPP on AVDD, DRVDD | 48 | dB | ||
| Mute attenuation | 1-kHz output | 107 | dB | |||
| DIGITAL I/O | ||||||
| VIL | Input low level | –0.3 | 0.3 IOVDD | V | ||
| VIH | Input high level(5) | IOVDD > 1.6 V | 0.7 IOVDD | V | ||
| IOVDD ≤ 1.6 V | 1.1 | |||||
| VOL | Output low level | 0.1 IOVDD | V | |||
| VOH | Output high level | 0.8 IOVDD | V | |||
| CURRENT CONSUMPTION (DRVDD = AVDD = IOVDD = 3.3 V, DVDD = 1.8 V) | ||||||
| IIN | IDRVDD + IAVDD | RESET held low | 0.1 | µA | ||
| IDVDD | 0.2 | |||||
| IDRVDD + IAVDD | Mono ADC record, fS = 8 kSPS, I2S slave, AGC off, no signal |
2.15 | mA | |||
| IDVDD | 0.48 | |||||
| IDRVDD + IAVDD | Mono ADC record, fS = 48 kSPS, I2S slave, AGC off, no signal |
4.31(6) | ||||
| IDVDD | 2.45(6) | |||||
| IDRVDD + IAVDD | Mono DAC playback to lineout, analog mixer bypassed, fS = 48 kSPS, I2S slave | 3.5 | ||||
| IDVDD | 2.3 | |||||
| IDRVDD + IAVDD | Mono DAC playback to lineout, fS = 48 kSPS, I2S slave, no signal |
4.9 | ||||
| IDVDD | 2.3 | |||||
| IDRVDD + IAVDD | Mono DAC playback to mono single-ended headphone, fS = 48 kSPS, I2S slave, no signal | 6.7 | ||||
| IDVDD | 2.3 | |||||
| IDRVDD + IAVDD | Mono line in to mono line out, no signal | 3.11 | ||||
| IDVDD | 0 | |||||
| IDRVDD + IAVDD | Extra power when PLL enabled | 1.4 | ||||
| IDVDD | 0.9 | |||||
| IDRVDD + IAVDD | All blocks powered down, headset detection enabled, headset not inserted | 28 | µA | |||
| IDVDD | 2 | |||||
| IOVDD = 1.1 V | IOVDD = 3.3 V | UNIT | ||||
|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | |||
| I2S, LEFT-JUSTIFIED AND RIGHT-JUSTIFIED TIMING IN MASTER MODE (See Figure 1) | ||||||
| td(WS) | ADWS, WCLK delay time | 50 | 15 | ns | ||
| td(DO-WS) | ADWS, WCLK to DOUT delay time | 50 | 20 | ns | ||
| td(DO-BCLK) | BCLK to DOUT delay time | 50 | 15 | ns | ||
| ts(DI) | DIN setup time | 10 | 6 | ns | ||
| th(DI) | DIN hold time | 10 | 6 | ns | ||
| tr | Rise time | 30 | 10 | ns | ||
| tf | Fall time | 30 | 10 | ns | ||
| DSP TIMING IN MASTER MODE (See Figure 2) | ||||||
| td(WS) | ADWS, WCLK delay time | 50 | 15 | ns | ||
| td(DO-BCLK) | BCLK to DOUT delay time | 50 | 15 | ns | ||
| ts(DI) | DIN setup time | 10 | 6 | ns | ||
| th(DI) | DIN hold time | 10 | 6 | ns | ||
| tr | Rise time | 30 | 10 | ns | ||
| tf | Fall time | 30 | 10 | ns | ||
| I2S, LEFT-JUSTIFIED AND RIGHT-JUSTIFIED TIMING IN SLAVE MODE (See Figure 3) | ||||||
| tH(BCLK) | BCLK high period | 70 | 35 | ns | ||
| tL(BCLK) | BCLK low period | 70 | 35 | ns | ||
| ts(WS) | ADWS, WCLK setup time | 10 | 6 | ns | ||
| th(WS) | ADWS, WCLK hold time | 10 | 6 | ns | ||
| td(DO-WS) | ADWS, WCLK to DOUT delay time (for left-justified mode only) | 50 | 35 | ns | ||
| td(DO-BCLK) | BCLK to DOUT delay time | 50 | 20 | ns | ||
| ts(DI) | DIN setup time | 10 | 6 | ns | ||
| th(DI) | DIN hold time | 10 | 6 | ns | ||
| tr | Rise time | 8 | 4 | ns | ||
| tf | Fall time | 8 | 4 | ns | ||
| DSP TIMING IN SLAVE MODE (See Figure 4) | ||||||
| tH(BCLK) | BCLK high period | 70 | 35 | ns | ||
| tL(BCLK) | BCLK low period | 70 | 35 | ns | ||
| ts(WS) | ADWS, WCLK setup time | 10 | 8 | ns | ||
| th(WS) | ADWS, WCLK hold time | 10 | 8 | ns | ||
| td(DO-BCLK) | BCLK to DOUT delay time | 50 | 20 | ns | ||
| ts(DI) | DIN setup time | 10 | 6 | ns | ||
| th(DI) | DIN hold time | 10 | 6 | ns | ||
| tr | Rise time | 8 | 4 | ns | ||
| tf | Fall time | 8 | 4 | ns | ||
Figure 1. I2S, Left-Justified and Right-Justified Format Timing in Master Mode
Figure 2. DSP Timing in Master Mode
Figure 3. I2S, Left-Justified and Right-Justified Format Timing in Slave Mode
Figure 4. DSP Timing in Slave Mode
| Load = 16 Ω, ac-coupled |
| Input = –65 dBFS |