SLLA651 April 2025 TCAN2845-Q1 , TCAN2847-Q1 , TCAN2855-Q1 , TCAN2857-Q1
The TCAN28xx line of devices also includes an EEPROM that serves 2 main purposes. The first purpose is that this contains trimming information for device operation – this portion of the EEPROM is not accessible to end user. The second use is to save a partial configuration using an EEPROM save – the following bits are saved within the TCAN28xx line of devices.
| Register ID | Register Address | Bits Saved |
|---|---|---|
| SPI_CONFIG | 9h | 0-3 |
| SBC_CONFIG | Ch | 0-1,4,6 |
| VREG_CONFIG1 | Dh | 0-7 |
| SBC_CONFIG1 | Eh | 0,3-5,7 |
| WAKE_PIN_CONFIG1 | 11h | 0-4 |
| WAKE_PIN_CONFIG2 | 12h | 0-1,5,6 |
| WD_CONFIG_1 | 13h | 0-7 |
| WD_CONFIG_2 | 14h | 0,5-7 |
| WD_RST_PULSE | 16h | 4-7 |
| DEVICE_CONFIG1 | 1Ah | 0,4,7 |
| DEVICE_CONFIG2 | 1Bh | 0 |
| SWE_TIMER | 1Ch | 3-7 |
| nRST_CNTL | 29h | 5 |
| WAKE_PIN_CONFIG4 | 2Bh | 0-1,3,4-5,7 |
| WD_QA_CONFIG | 2Dh | 0-7 |
| HSS_CNTL3 | 4Fh | 0,4 |
To save a partial configuration to the EEPROM one-byte transactions with CRC must be enabled. If the companion controller chosen does not support CRC bytes, please see table 8-26 in data sheet for process to save to EEPROM without CRC capable controller.