SLLSFS3 May 2024 MCT8316A-Q1
PRODUCTION DATA
DEVICE_CONTROL Registers lists the memory-mapped registers for the Device_Control registers. All register offset addresses not listed in DEVICE_CONTROL Registers should be considered as reserved locations and the register contents should not be modified.
| Address | Acronym | Register Name | Section |
|---|---|---|---|
| E8h | DEVICE_CTRL | Device Control Parameters | DEVICE_CTRL Register (Address = E8h) [Reset = 00000000h] |
Complex bit access types are encoded to fit into small table cells. Device_Control Access Type Codes shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
DEVICE_CTRL is shown in DEVICE_CTRL Register and described in DEVICE_CTRL Register Field Descriptions.
Return to the Summary Table.
Device Control Parameters
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | SPEED_CTRL | ||||||
| W-0h | W-0h | ||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| SPEED_CTRL | |||||||
| W-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| OVERRIDE | RESERVED | ||||||
| W-0h | R-0h | ||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | |||||||
| R-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31 | RESERVED | W | 0h | Reserved |
| 30-16 | SPEED_CTRL | W | 0h | Digital speed command (SPEED_CTRL (%) = SPEED_CTRL/32767 * 100%) |
| 15 | OVERRIDE | W | 0h | Speed input select for I2C vs speed pin
0h = SPEED_CMD using Analog/Freq/PWM mode 1h = SPEED_CMD using SPD_CTRL[14:0] |
| 14-0 | RESERVED | R | 0h | Reserved |