7.6.29 R84 Register (Address = 0x54) [reset = 0x1900]
R84 is shown in Figure 80 and described in Table 37.
Return to Summary Table.
Figure 80. R84 Register
| 15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
| DCOC_CLK_DIV |
| R/W-0x64 |
|
| 7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
| DCOC_CLK_DIV |
RESERVED |
EN_DCOC_QCH_LUT |
EN_DCOC_ICH_LUT |
| R/W-0x64 |
R-0x0 |
R/W-0x0 |
R/W-0x0 |
|
Table 37. R84 Register Field Descriptions
| Bit |
Field |
Type |
Reset |
Description |
| 15-6 |
DCOC_CLK_DIV |
R/W |
0x64 |
DCOC clock division controlled |
| 5-2 |
RESERVED |
R |
0x0 |
|
| 1 |
EN_DCOC_QCH_LUT |
R/W |
0x0 |
Enable offset calibration for Q channel. Write 1 to trigger calibration. To re-trigger, clear this bit and then write 1 again. |
| 0 |
EN_DCOC_ICH_LUT |
R/W |
0x0 |
Enable offset calibration for I channel. Write 1 to trigger calibration. To re-trigger, clear this bit and then write 1 again. |