SPRUJ53D April 2024 – April 2026 TMS320F28P550SG , TMS320F28P550SJ , TMS320F28P559SG-Q1 , TMS320F28P559SJ-Q1
Table 8-44 lists the memory-mapped registers for the NNPU_IPSTANDARD_REGS registers. All register offset addresses not listed in Table 8-44 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection | Section |
|---|---|---|---|---|
| 0h | IIDX | Interrupt Index | Go | |
| 8h | IMASK | Interrupt Mask | Go | |
| 10h | RIS | Raw Interrupt Status | Go | |
| 18h | MIS | Masked Interrupt Status | Go | |
| 20h | ISET | Interrupt Set | Go | |
| 28h | ICLR | Interrupt Clear | Go | |
| C0h | EVT_MODE | Event Mode | Go | |
| DCh | DESC | Module Information | Go |
Complex bit access types are encoded to fit into small table cells. Table 8-45 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
IIDX is shown in Figure 8-33 and described in Table 8-46.
Return to the Summary Table.
Interrupt Index
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | STAT | ||||||||||||||||||||||||||||||
| R-0h | R-0h | ||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RESERVED | R | 0h | Reserved |
| 7-0 | STAT | R | 0h | Interrupt Index Status 0h (R) = NO_INTR No Interrupt Pending 1h (R) = DONE: Done indication interrupt Reset type: SYSRSn |
IMASK is shown in Figure 8-34 and described in Table 8-47.
Return to the Summary Table.
Interrupt Mask
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DONE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | DONE | R/W | 0h | Done Interrupt 0h (R/W) = CLR: Disable Event 1h (R/W) = SET: Enable Event Reset type: SYSRSn |
RIS is shown in Figure 8-35 and described in Table 8-48.
Return to the Summary Table.
Raw Interrupt Status
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DONE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | DONE | R/W | 0h | Done Interrupt 0h (R/W) = CLR: Disable Event 1h (R/W) = SET: Enable Event Reset type: SYSRSn |
MIS is shown in Figure 8-36 and described in Table 8-49.
Return to the Summary Table.
Masked Interrupt Status
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DONE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | DONE | R/W | 0h | Done Interrupt 0h (R/W) = CLR: Disable Event 1h (R/W) = SET: Enable Event Reset type: SYSRSn |
ISET is shown in Figure 8-37 and described in Table 8-50.
Return to the Summary Table.
Interrupt Set
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DONE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | DONE | R/W | 0h | Done Interrupt 0h (R/W) = CLR: Disable Event 1h (R/W) = SET: Enable Event Reset type: SYSRSn |
ICLR is shown in Figure 8-38 and described in Table 8-51.
Return to the Summary Table.
Interrupt Clear
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | DONE | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R | 0h | Reserved |
| 0 | DONE | R/W | 0h | Done Interrupt 0h (R/W) = CLR: Disable Event 1h (R/W) = SET: Enable Event Reset type: SYSRSn |
EVT_MODE is shown in Figure 8-39 and described in Table 8-52.
Return to the Summary Table.
Event Mode
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | INT0_CFG | ||||||
| R-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-2 | RESERVED | R | 0h | Reserved |
| 1-0 | INT0_CFG | R/W | 0h | Event Line Mode Select 0h (R/W) = DISABLE: The interrupt or event line is disabled. 1h (R/W) = SOFTWARE: The interrupt or event line is in SW mode. SW must clear the RIS flag 2h (R/W) = HARDWARE: The interrupt or event line is in HW mode. HW or another module clears automatically the associated RIS flag Reset type: SYSRSn |
DESC is shown in Figure 8-40 and described in Table 8-53.
Return to the Summary Table.
Module Information
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||||||||||
| R-0h | |||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| FEATUREVER | INSTNUM | MAJREV | MINREV | ||||||||||||
| R-0h | R-0h | R-0h | R-0h | ||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15-12 | FEATUREVER | R | 0h | 0-F: Module ID Reset type: SYSRSn |
| 11-8 | INSTNUM | R | 0h | 0-F: Module Instance Number Reset type: SYSRSn |
| 7-4 | MAJREV | R | 0h | 0-F: Major Revision ID Reset type: SYSRSn |
| 3-0 | MINREV | R | 0h | 0-F: Minor Revision ID Reset type: SYSRSn |