SPRUJF2A March 2026 – March 2026 AM13E23019
Table 1-115 lists the memory-mapped registers for the MEM_CFG_REGS registers. All register offset addresses not listed in Table 1-115 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection | Section |
|---|---|---|---|---|
| 1000h | TEST | RAM TEST Register | Go | |
| 1010h | ROM_WS_CONFIG | ROM wait state configuration | Go | |
| 1014h | TMUROM_TEST | ROM wait state configuration | Go |
Complex bit access types are encoded to fit into small table cells. Table 1-116 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| R-0 | R -0 | Read Returns 0s |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
TEST is shown in Figure 1-33 and described in Table 1-117.
Return to the Summary Table.
RAM TEST Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| TEST_SRAM3 | TEST_SRAM2 | TEST_SRAM1 | TEST_SRAM0 | ||||
| R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-8 | RESERVED | R-0 | 0h | Reserved |
| 7-6 | TEST_SRAM3 | R/W | 0h | Selects the defferent modes for SRAM3: 00: Functional Mode. 01: Writes are allowed to data bits only. No write to ECC bits. 10: Writes are allowed to ECC bits only. No write to data bits. 11: Same as functional mode Reset type: SYSRSn |
| 5-4 | TEST_SRAM2 | R/W | 0h | Selects the defferent modes for SRAM2: 00: Functional Mode. 01: Writes are allowed to data bits only. No write to ECC bits. 10: Writes are allowed to ECC bits only. No write to data bits. 11: Same as functional mode Reset type: SYSRSn |
| 3-2 | TEST_SRAM1 | R/W | 0h | Selects the defferent modes for SRAM1: 00: Functional Mode. 01: Writes are allowed to data bits only. No write to ECC bits. 10: Writes are allowed to ECC bits only. No write to data bits. 11: Same as functional mode Reset type: SYSRSn |
| 1-0 | TEST_SRAM0 | R/W | 0h | Selects the defferent modes for SRAM0: 00: Functional Mode. 01: Writes are allowed to data bits only. No write to ECC bits. 10: Writes are allowed to ECC bits only. No write to data bits. 11: Same as functional mode Reset type: SYSRSn |
ROM_WS_CONFIG is shown in Figure 1-34 and described in Table 1-118.
Return to the Summary Table.
ROM wait state configuration
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | ROM_WS_ENABLE | ||||||
| R-0-0h | R/W-0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-1 | RESERVED | R-0 | 0h | Reserved |
| 0 | ROM_WS_ENABLE | R/W | 0h | Wait state configuration ROM: 0: 1wait state disable. 1: 1 wait enable. Reset type: SYSRSn |
TMUROM_TEST is shown in Figure 1-35 and described in Table 1-119.
Return to the Summary Table.
TMUROM TEST Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | TMUROM_PAR_FORCE | ||||||
| R-0-0h | R/W-5h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-4 | RESERVED | R-0 | 0h | Reserved |
| 3-0 | TMUROM_PAR_FORCE | R/W | 5h | TMUROM Parity Error Force: 0xA: Error forced Others: No error forced Reset type: SYSRSn |