CDCM6100XEVM

CDCM61004/CDCM61002/CDCM61001 평가 모듈

CDCM6100XEVM

지금 주문하기

개요

CDCM6100xEVM is the evaluation module for CDCM61004 or CDCM61002 or CDCM61001. CDCM61004/2/1 family is a highly versatile, ultra low-jitter frequency synthesizer family that can generate four/two/one low-jitter clock output pairs, selectable among LVPECL, LVDS, or 2 LVCMOS, from a low-frequency crystal or LVCMOS input for a variety of wireline and data communication applications. The CDCM6100x features an onboard PLL that can be easily configured solely through control pins. The overall output random jitter performance is less than 1ps, RMS (from 10 kHz to 20 MHz), making this device a perfect choice for use in demanding applications such as SONET, Ethernet, Fibre Channel, and SAN. The pin-pin compatible CDCM6100x is available in a small, 32-pin, 5mmx5mm QFN package. The CDCM6100x is a programmable clock generator with control pins only. No EEPROM or programming interface is necessary to program these devices. The CDCM6100x evaluation module (EVM) is designed to demonstrate the electrical performance of the CDCM61004 and is representative of the performance of the CDCM61001 and CDCM61002. The only difference among these 3 devices is the number of outputs. This fully-assembled and factory-tested evaluation board allows complete validation of all device functions.

특징
  • Input frequency range: 21.875 MHz to 28.47 MHz; Crystal reference input example: 24.8832 MHz, 25 MHz, or 26.5625 MHz
  • Fully intergrated VCO operating in frequency range of 1.75 GHz to 2.05 GHz Supported output frequency from 43.75 - 683.264MHz. Examples: 62.5 MHz, 74.25 MHz, 75 MHz, 77.76 MHz, 100 MHz, 106.25 MHz, 125 MHz, 150 MHz, 155.52 MHz, 156.25 MHz, 159.375 MHz, 187.5 MHz, 200 MHz, 212.5 MHz, 250 MHz, 311.04 MHz, 312.5 MHz, 622.08 MHz, 625 MHz
  • Pin-selectable between LVPECL, LVDS, or 2-LVCMOS
  • Input bypass output available that allows direct crystal tuning
  • Internal PLL Loop Bandwidth: 400 kHz
  • Phase Noise typically at -146 dBc/Hz at 5-MHz Offset for 625-MHz LVPECL Output Random Jitter typically at 0.509 ps, RMS (10 kHz to 20 MHz) for 625-MHz LVPECL Output Output Duty Cycle Corrected to 50% (+/-5%)
  • Low output skew of 30 ps on LVPECL outputs
  • Single 3.3-V power supply; Industrial temperature range: -40C to +85C
  • 5mmx5mm, 32-pin, QFN (RHB) package 10. ESD protection exceeds 2 kV (HBM)
클록 생성기
CDCM61001 1:1 초저지터 크리스탈 입력 클록 생성기 CDCM61002 1:2 초저지터 크리스탈 입력 클록 생성기 CDCM61004 1:4 초저지터 크리스탈 입력 클록 생성기
다운로드 스크립트와 함께 비디오 보기 비디오

주문 및 개발 시작

평가 보드

CDCM6100XEVM — CDCM61004/CDCM61002/CDCM61001 Evaluation Module

지원되는 제품 및 하드웨어
재고 있음
제한:
TI.com에 재고 없음
TI.com에서 구매할 수 없음

CDCM6100XEVM CDCM61004/CDCM61002/CDCM61001 Evaluation Module

close
버전: null
출시 날짜:
TI의 평가 항목에 대한 표준 약관이 적용됩니다.

기술 자료

검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
2개 모두 보기
유형 직함 최신 영어 버전 다운로드 날짜
인증서 CDCM6100XEVM EU Declaration of Conformity (DoC) 2019. 1. 2
사용 설명서 Low Phase Noise Clock Evaluation Module (Rev. B) 2011. 3. 2

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

포럼 주제 모두 보기(영문)

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요.