TPD4E05U06DQAEVM
TPD4E05U06 四通道超低電容 IEC ESD 防護二極體評估模組
TPD4E05U06DQAEVM
概覽
The TPD4E05U06DQAEVM is designed to allow 4-port analysis through a 100 Ω TMDS line, or differential pair. The board material is Rogers Board RO4350 with a Dielectric Constant, εr, of 3.48 +/- 0.05 and a loss tangent, δ, of 0.0031 at 2.5 GHz. The port connectors are surface-mount SMP 50 Ω high speed connectors.
The EVM has two sections: CALIBRATION and TPD4E05U06DQA. The traces on the CALIBRATION section are identical to the traces on the TPD4E05U06DQA section, allowing the board’s effect to be removed and only the device under test’s performance to be evaluated, without having to de-solder the device under test.
特點
- Provides System Level ESD Protection for Low-Voltage IO Interfaces
- IEC 61000-4-2 Level 4:
- ±12kV (Contact discharge)
- ±15kV (Air-gap discharge)
- IO Capacitance 0.42pF (Typ)
- DC Breakdown Voltage 6.5V (Min)
- Ultra low Leakage Current 10nA (Max)
- Low ESD Clamping Voltage
- Industrial Temperature Range: –40°C to 125°C
- Easy Straight-through Routing Package
技術文件
=
TI 所選的重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 2
| 類型 | 標題 | 下載最新的英文版本 | 日期 | |||
|---|---|---|---|---|---|---|
| * | EVM User's guide | TPD4E05U06DQA EVM User's Guide | 2013/2/14 | |||
| 證書 | TPD4E05U06DQAEVM EU Declaration of Conformity (DoC) | 2019/1/2 |