SLUSF82 January   2024 LMG3100R017

ADVANCE INFORMATION  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
  7. Typical Characteristics
  8. Parameter Measurement Information
    1. 7.1 Propagation Delay and Mismatch Measurement
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Control Inputs
      2. 8.3.2 Start-up and UVLO
      3. 8.3.3 Bootstrap Supply Voltage Clamping
      4. 8.3.4 Level Shift
    4. 8.4 Device Functional Modes
  10.   Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 VCC Bypass Capacitor
        2. 9.2.2.2 Bootstrap Capacitor
        3. 9.2.2.3 Slew Rate Control
        4. 9.2.2.4 Use With Analog Controllers
        5. 9.2.2.5 Power Dissipation
    3.     Power Supply Recommendations
    4. 9.3 Layout
      1. 9.3.1 Layout Guidelines
      2. 9.3.2 Layout Examples
  11. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 Receiving Notification of Documentation Updates
    3. 9.3 Support Resources
    4. 9.4 Trademarks
    5. 9.5 Electrostatic Discharge Caution
    6. 9.6 Glossary
  12. 10Revision History
  13. 11Mechanical, Packaging, and Orderable Information
    1. 11.1 Package Information
    2. 11.2 Tape and Reel Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • VBE|15
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Start-up and UVLO

The LMG3100 has an UVLO on both the VCC and HB (bootstrap) supplies. When the VCC voltage is below the threshold voltage of 3.8 V, both the HI and LI inputs are ignored, to prevent the GaN FETs from being partially turned on. Also, if there is insufficient VCC voltage, the UVLO actively pulls the high- and low-side GaN FET gates low. When the HB to HS bootstrap voltage is below the UVLO threshold of 3.2 V, only the high-side GaN FET gate is pulled low. Both UVLO threshold voltages have 200 mV of hysteresis to avoid chattering.

Table 8-1 VCC UVLO Feature Logic Operation
CONDITION (VHB-HS > VHBR for all cases below)HILISW
VCC - VSS < VCCR during device start-upHLHi-Z
VCC - VSS < VCCR during device start-upLHHi-Z
VCC - VSS < VCCR during device start-upHHHi-Z
VCC - VSS < VCCR during device start-upLLHi-Z
VCC - VSS < VCCR - VCC(hyst) after device start-upHLHi-Z
VCC - VSS < VCCR - VCC(hyst) after device start-upLHHi-Z
VCC - VSS < VCCR - VCC(hyst) after device start-upHHHi-Z
VCC - VSS < VCCR - VCC(hyst) after device start-upLLHi-Z
Table 8-2 VHB-HS UVLO Feature Logic Operation
CONDITION (VCC > VCCR for all cases below)HILISW
VHB-HS < VHBR during device start-upHLHi-Z
VHB-HS < VHBR during device start-upLHPGND
VHB-HS < VHBR during device start-upHHPGND
VHB-HS < VHBR during device start-upLLHi-Z
VHB-HS < VHBR - VHB(hyst) after device start-upHLHi-Z
VHB-HS < VHBR - VHB(hyst) after device start-upLHPGND
VHB-HS < VHBR - VHB(hyst) after device start-upHHPGND
VHB-HS < VHBR - VHB(hyst) after device start-upLLHi-Z