JAJSLU6B May 2023 – March 2024 DAC39RF10 , DAC39RFS10
PRODUCTION DATA
The device can operate with subclass 0 compatibility provided that multi-DAC synchronization and deterministic latency are not required. With these limitations, the device can operate without the application of SYSREF. The internal LMFC is automatically self-generated with unknown starting phase. RBD does not need to be programmed as the elastic buffer is released automatically just after the latest arriving lane begins to write to the elastic buffer. SYNC is used as normal to initiate the CGS and ILAS.