JAJSLE9A March   2023  – April 2024 OPA928

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics: 4.5V ≤ VS < 8V
    6. 5.6 Electrical Characteristics: 8V ≤ VS ≤ 16V
    7. 5.7 Electrical Characteristics: 16V < VS ≤ 36V
    8. 5.8 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1 Guard Buffer
      2. 6.3.2 Input Protection
      3. 6.3.3 Thermal Protection
      4. 6.3.4 Capacitive Load and Stability
      5. 6.3.5 EMI Rejection
      6. 6.3.6 Common-Mode Voltage Range
    4. 6.4 Device Functional Modes
  8. Application and Implementation
    1. 7.1 Application Information
      1. 7.1.1 Contamination Considerations
      2. 7.1.2 Guarding Considerations
      3. 7.1.3 Single-Supply Considerations
      4. 7.1.4 Humidity Considerations
      5. 7.1.5 Dielectric Relaxation
      6. 7.1.6 Shielding
    2. 7.2 Typical Applications
      1. 7.2.1 High-Impedance Amplifier
        1. 7.2.1.1 Design Requirements
        2. 7.2.1.2 Detailed Design Procedure
        3. 7.2.1.3 Application Curve
      2. 7.2.2 Transimpedance Amplifier
        1. 7.2.2.1 Design Requirements
        2. 7.2.2.2 Detailed Design Procedure
          1. 7.2.2.2.1 Input Bias
          2. 7.2.2.2.2 Offset Voltage
          3. 7.2.2.2.3 Stability
          4. 7.2.2.2.4 Noise
      3. 7.2.3 Improved Diode Limiter
      4. 7.2.4 Instrumentation Amplifier
    3. 7.3 Power-Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Examples
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Development Support
        1. 8.1.1.1 PSpice® for TI
        2. 8.1.1.2 TINA-TI™シミュレーション・ソフトウェア (無償ダウンロード)
        3. 8.1.1.3 TI のリファレンス・デザイン
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 ドキュメントの更新通知を受け取る方法
    4. 8.4 サポート・リソース
    5. 8.5 Trademarks
    6. 8.6 静電気放電に関する注意事項
    7. 8.7 用語集
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics: 16V < VS ≤ 36V

at TA = 25°C, 16V < VS ≤ 36V, VGRD = VCM = VOUT = VS / 2, and RL = 10kΩ connected to V/ 2 (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
INPUT BIAS CURRENT
IB Input bias current(1) RH < 50%(2) ±1 ±75 fA
TA = –40°C to +85°C ±75
IOS Input offset current RH < 50%(2)(3)  ±1 ±75 fA
TA = –40°C to +85°C ±75
OFFSET VOLTAGE
VOS Input offset voltage ±5 ±25 µV
TA = –40°C to +125°C ±20 ±105
dVOS/dT Input offset voltage drift TA = –40°C to +125°C   ±0.1 ±0.8 µV/°C
PSRR Power-supply rejection ratio 4.5V < VS < 36V,
VCM = V/ 2 – 0.75V
TA = –40°C to +125°C ±0.3 ±1.0 µV/V
NOISE
Input voltage noise f = 0.1Hz to 10Hz (V–) – 0.1V < VCM < (V+) – 3V 1.4 µVPP
en Input voltage noise density (V–) – 0.1V < VCM < (V+) – 3V f = 100Hz 18 nV/√Hz
f = 1kHz 15
in Input current noise density f = 0.1Hz 0.07 fA/√Hz
INPUT VOLTAGE
VCM Common-mode voltage (V–) – 0.1 (V+) + 0.1 V
CMRR Common-mode rejection ratio (V–) – 0.1V < VCM < (V+) – 3V 114 130 dB
TA = –40°C to +125°C 112 128
(V+) – 3V < VCM < (V+) + 0.1V See Typical Characteristics
INPUT IMPEDANCE
ZID Differential 750 || 3 GΩ || pF
ZIC Common-mode 1000 || 6 TΩ || pF
OPEN-LOOP GAIN
AOL Open-loop voltage gain (V–) + 1V < VO < (V+) – 1V,
RL = 2kΩ
124 138 dB
TA = –40°C to +125°C 116 130
(V–) + 0.3V < VO < (V+) – 0.3V,
RL = 10kΩ
126 140
TA = –40°C to +125°C 118 134
FREQUENCY RESPONSE
GBW Unity gain bandwidth 2.5 MHz
SR Slew rate Gain = 1, 10V step Falling 6 V/µs
Rising 5
ts Settling time To 0.01%, CL = 20pF, gain = 1, 2V step 2 µs
10V step 2.5
To 0.001%, CL = 20pF, gain = 1 2V step 7
10V step 16
tOR Overload recovery time VIN × gain = VS From overload to negative rail 0.4 µs
From overload to positive rail 1
THD+N Total harmonic distortion + noise Gain = 1, f = 1kHz, VO = 3.5VRMS 0.0012%
OUTPUT
VO Voltage output swing from rail No load 0.05 0.1 V
RL = 10kΩ 0.1 0.5
RL = 2kΩ 0.5 1
ISC Short-circuit current VS = 36V ±65 mA
CL Capacitive load drive See Typical Characteristics
ZO Open-loop output impedance f = 1MHz, IO = 0A 800 Ω
POWER SUPPLY
IQ Quiescent current IO = 0A 275 400 µA
TA = –40°C to +125°C 500
TEMPERATURE
Thermal protection 180 °C
Thermal hysteresis 30 °C
INTERNAL GUARD BUFFER
VOSGB Guard buffer input offset voltage ±8 ±50 µV
TA = –40°C to +125°C ±25 ±150
dVOSGB/dT Guard buffer input offset voltage drift TA = –40°C to +125°C ±0.2 ±1.2 µV/°C
VOGB Guard buffer output swing from rail(4) No load 5 15 mV
Guard buffer output impedance IO = 0A 1
BWGB Guard buffer bandwidth 4.5 MHz
For input common-mode voltage greater than (V–) + 20V, see Typical Characteristics.
RH = relative humidity.
Specification established from device population bench system measurements across multiple lots.
The guard pin voltage (VGRD) is limited by the guard buffer output swing unless overdriven by an external source; see also Section 7.1.3.