JAJSQ28A april   2023  – may 2023 TLV9361-Q1 , TLV9362-Q1 , TLV9364-Q1

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information for Single Channel
    5. 6.5 Thermal Information for Dual Channel
    6. 6.6 Thermal Information for Quad Channel
    7. 6.7 Electrical Characteristics
    8. 6.8 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 EMI Rejection
      2. 7.3.2 Thermal Protection
      3. 7.3.3 Capacitive Load and Stability
      4. 7.3.4 Electrical Overstress
      5. 7.3.5 Overload Recovery
      6. 7.3.6 Typical Specifications and Distributions
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Low-Side Current Measurement
      2. 8.2.2 Design Requirements
      3. 8.2.3 Detailed Design Procedure
      4. 8.2.4 Application Curves
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Development Support
        1. 9.1.1.1 TINA-TI (Free Software Download)
        2. 9.1.1.2 TI Precision Designs
    2. 9.2 Documentation Support
      1. 9.2.1 Related Documentation
    3. 9.3 ドキュメントの更新通知を受け取る方法
    4. 9.4 サポート・リソース
    5. 9.5 Trademarks
    6. 9.6 静電気放電に関する注意事項
    7. 9.7 用語集
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Pin Configuration and Functions

GUID-149EF3DE-CFA9-4DDE-A0CE-956180B2E157-low.svgFigure 5-1 TLV9361-Q1 DBV Package,
5-Pin SOT-23
(Top View)
GUID-7B56AC11-F657-4DF9-81C7-382B4A1F3513-low.svgFigure 5-2 TLV9361-Q1 DCK Package,
5-Pin SC70
(Top View)
Table 5-1 Pin Functions: TLV9361-Q1
PINTYPE(1)DESCRIPTION
NAMESOT-23SC70
IN+31INon-inverting input
IN–43IInverting input
OUT14OOutput
V+55Positive (highest) power supply
V–22Negative (lowest) power supply
I = input, O = output
GUID-82025EAE-A9B8-4D56-8391-AB7F91ED19BA-low.svgFigure 5-3 TLV9362-Q1 D and DGK Package,
8-Pin SOIC and VSSOP
(Top View)
Table 5-2 Pin Functions: TLV9362-Q1
PINTYPE(1)DESCRIPTION
NAMENO.
IN1+3INon-inverting input, channel 1
IN1–2IInverting input, channel 1
IN2+5INon-inverting input, channel 2
IN2–6IInverting input, channel 2
OUT11OOutput, channel 1
OUT27OOutput, channel 2
V+8Positive (highest) power supply
V–4Negative (lowest) power supply
I = input, O = output
GUID-DC8E5644-29F2-4CA2-AAC1-F15F4A4E9533-low.svgFigure 5-4 TLV9364-Q1 D and PW Package,
SOIC and TSSOP
(Top View)
Table 5-3 Pin Functions: TLV9364-Q1
PINTYPE(1)DESCRIPTION
NAMENO.
IN1+3INon-inverting input, channel 1
IN1–2IInverting input, channel 1
IN2+5INon-inverting input, channel 2
IN2–6IInverting input, channel 2
IN3+10INon-inverting input, channel 3
IN3–9IInverting input, channel 3
IN4+12INon-inverting input, channel 4
IN4–13IInverting input, channel 4
OUT11OOutput, channel 1
OUT27OOutput, channel 2
OUT38OOutput, channel 3
OUT414OOutput, channel 4
V+4Positive (highest) power supply
V–11Negative (lowest) power supply
I = input, O = output