JAJSQV3C february   2008  – july 2023 TPD6E004

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings #GUID-506F33E9-2D36-4FA4-A00D-A85E2C505B35/SLLS7994401
    2. 6.2 ESD Ratings
    3. 6.3 ESD Ratings – Surge Protection
    4. 6.4 Recommended Operating Conditions
    5. 6.5 Thermal Information
    6. 6.6 Electrical Characteristics
    7. 6.7 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
    4. 7.4 Device Functional Modes
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
      3. 8.2.3 Application Curve
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Documentation Support
      1. 9.1.1 Related Documentation
    2. 9.2 サポート・リソース
    3. 9.3 Trademarks
    4. 9.4 静電気放電に関する注意事項
    5. 9.5 用語集
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Thermal Information

THERMAL METRIC(1)TPD6E004UNIT
RSE (UQFN)
8 PINS
RθJAJunction-to-ambient thermal resistance138.6°C/W
RθJC(top)Junction-to-case (top) thermal resistance74.7°C/W
RθJBJunction-to-board thermal resistance43.9°C/W
ψJTJunction-to-top characterization parameter3.6°C/W
ψJBJunction-to-board characterization parameter43.6°C/W
RθJC(bot)Junction-to-case (bottom) thermal resistancen/a°C/W
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.