JAJSK71X january   1976  – june 2023 UA78L

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Thermal Information
    5. 6.5  Electrical Characteristics: UA78L02 (Legacy Chip Only)
    6. 6.6  Electrical Characteristics: UA78L033 (New Chip Only)
    7. 6.7  Electrical Characteristics: UA78L05 (Both Legacy and New Chip)
    8. 6.8  Electrical Characteristics: UA78L12 (Both Legacy and New Chip)
    9. 6.9  Electrical Characteristics: UA78L06 (Legacy Chip Only)
    10. 6.10 Electrical Characteristics: UA78L08 (Legacy Chip Only)
    11. 6.11 Electrical Characteristics: UA78L09 (Legacy Chip Only)
    12. 6.12 Electrical Characteristics: UA78L10 (Legacy Chip Only)
    13. 6.13 Electrical Characteristics: UA78L15 (Both Legacy and New Chip)
    14. 6.14 Typical Characteristics
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Current Limit
      2. 7.3.2 Thermal Shutdown
      3. 7.3.3 Dropout Voltage (VDO)
    4. 7.4 Device Functional Modes
      1. 7.4.1 Normal Operation
      2. 7.4.2 Dropout Operation
  9. Applications and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Input and Output Capacitor Requirements
        2. 8.2.2.2 Power Dissipation (PD)
        3. 8.2.2.3 Estimating Junction Temperature
        4. 8.2.2.4 External Capacitor Requirements
        5. 8.2.2.5 Overload Recovery
        6. 8.2.2.6 Reverse Current
        7. 8.2.2.7 Polarity Reversal Protection
      3. 8.2.3 Application Curves
    3. 8.3 System Examples
      1. 8.3.1 Positive Regulator in Negative Configuration
      2. 8.3.2 Current Limiter Circuit
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Development Support
        1. 9.1.1.1 Evaluation Module
      2. 9.1.2 Device Nomenclature
    2. 9.2 ドキュメントの更新通知を受け取る方法
    3. 9.3 サポート・リソース
    4. 9.4 Trademarks
    5. 9.5 静電気放電に関する注意事項
    6. 9.6 用語集
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

デバイスごとのパッケージ図は、PDF版データシートをご参照ください。

メカニカル・データ(パッケージ|ピン)
  • D|8
  • PK|3
  • LP|3
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics: UA78L12 (Both Legacy and New Chip)

at specified junction temperature, VI = 19 V, CIN = 0.33 µF, COUT = 0.1µF and IO = 40 mA (unless otherwise noted)(1)
PARAMETER TEST CONDITIONS(2) MIN TYP MAX UNIT
Output voltage VI = 14 V to 27 V, and IO = 1 mA to 40 mA TJ = 25°C UA78L12C (legacy chip) 11.1 12 12.9 V
UA78L12AC (legacy chip) 11.5 12 12.5
TJ = 0°C to 125°C UA78L12C (legacy chip) 10.8 13.2
UA78L12AC (legacy chip) 11.4 12.6
TJ = 0°C to 125°C, and IO = 1 mA to 70 mA UA78L12C (legacy chip) 10.8 13.2
UA78L12AC (legacy chip) 11.4 12.6
VI = 14 V to 27 V, and IO = 1 mA to 40 mA TJ = 25°C UA78L12C (new chip) 11.83 12 12.31
UA78L12AC (new chip)
TJ = -40°C to 125°C UA78L12C (new chip) 11.65 12.35
UA78L12AC (new chip)
TJ = -40°C to 125°C, and IO = 1 mA to 70 mA UA78L12C (new chip) 11.47 12.35
UA78L12AC (new chip)
Input voltage regulation TJ = 25°C VI = 14.5 V to 27 V for legacy chip 55 250 mV
VI = 16 V to 27 V 49 200
VI = 14.0 V to 27 V for new chip 55 80
VI = 16 V to 27 V 49 65
Ripple rejection TJ = 25°C VI = 15 V to 25 V, and f = 120 Hz UA78L12C (legacy chip) 36 42 dB
UA78L12AC (legacy chip) 37 42
UA78L12C (new chip) 40 50
UA78L12AC (new chip)
Output voltage regulation TJ = 25°C IO = 1 mA to 100 mA for legacy chip 22 100 mV
IO = 1 mA to 40 mA 13 50
IO = 1 mA to 100 mA for new chip 22 70
IO = 1 mA to 40 mA 13 30
Output noise voltage TJ = 25°C, and f = 10 Hz to 100 kHz for legacy chip 70 µV
for new chip 290 µV
Dropout voltage TJ = 25°C for legacy chip 1.7 V
for new chip 1.7
Bias current TJ = 25°C for legacy chip 4.3 6.5 mA
TJ = 125°C 6
TJ = 25°C for new chip 3.84 4.350 mA
TJ = 125°C 4.355
Bias current change TJ = 0°C to 125°C VI = 16 V to 27 V (legacy chip) 1.5 mA
IO = 1 mA to 40 mA UA78L12C (legacy chip) 0.2
UA78L12AC (legacy chip) 0.1
TJ = –40°C to 125°C VI = 16 V to 27 V (new chip) 0.450
IO = 1 mA to 40 mA UA78L12C (new chip) 0.01
UA78L12AC (new chip)
Applies to UA78L12C and UA78L12AC.
Pulse-testing techniques maintain TJ as close to TA as possible. Thermal effects must be taken into account separately. For legacy chip, temperature range for the UA78L12C, UA78L12AC is TJ = 0°C to 125°C. For new chip, temperature range for the UA78L12C and UA78L12AC is TJ = –40°C to 125°C.