SNOU176B October   2020  – March 2022

PRODUCTION DATA  

  1.   Trademarks
  2. General TI High Voltage Evaluation User Safety Guidelines
    1. 1.1 Safety and Precautions
  3. Introduction
    1. 2.1 LMG342XEVM-04X Daughter Card
      1. 2.1.1 FAULT and OC
      2. 2.1.2 Power Pins
      3. 2.1.3 Bootstrap Mode
      4. 2.1.4 Heat Sink
    2. 2.2 Mother Boards
      1. 2.2.1 Bias Supply
      2. 2.2.2 PWM Input
      3. 2.2.3 Fault Protection
    3. 2.3 Typical Applications
    4. 2.4 Features
  4. LMG342XEVM-04X Schematic
  5. Mother Board Schematic
  6. Recommended Footprint
  7. Test Equipment
  8. Test Procedure When Paired With LMG342X-BB-EVM
    1. 7.1 Setup
    2. 7.2 Start-Up and Operating Procedure
    3. 7.3 Test Results
    4. 7.4 Shutdown Procedure
    5. 7.5 Additional Operating Notes
  9. Test Procedure When Paired With LMG34XX-BB-EVM
    1. 8.1 Setup
      1. 8.1.1 List of Test Points
      2. 8.1.2 List of Terminals
    2. 8.2 Start-Up and Operating Procedure
    3. 8.3 Shutdown Procedure
    4. 8.4 Additional Operation Notes
  10. Bill of Materials
  11. 10Revision History

List of Terminals

Table 8-2 List of Terminals
TERMINALNAMEDESCRIPTION
J1VINInput DC voltage input
J5VOUTOutput DC voltage output
J612V AUX12-V bias voltage input
J3PWM INPUTSingle 0-V to 5-V PWM input for gate
J4LOGICHeader to connect PWM, FAULT logic
J2HB Card PINConnector to interface LMG342XEVM-04X board