SLUSDG1C June 2020 ā August 2022 BQ25792
PRODUCTION DATA
The host can reset the system power by:
When the system power reset is enabled, the device turns off the ship FET for tRST_SFET (typical 350ms) and also sets the charger in HIZ mode if VBUS is high. After the tRST_SFET completes, the device then turns on the ship FET and disables the charger HIZ mode. While the SFET is off, the charger applies a 30mA (typical ) sink current on SYS to discharge system voltage.
Regardless of whether the charger is at battery only condition or in the forward charging mode with adapter present, the charger resets the system power when the SDRV_CTRL[1:0] bits are set to 11 or the QON pin is pulled low for tRST duration.