SNLA364C March   2021  – June 2022 DP83TD510E

 

  1.   Abstract
  2.   Trademarks
  3. Introduction
  4. 1-V and 2.4-V p2p Mode Scripts
  5. Time-Domain Reflectometry
    1. 3.1 TDR Application Startup
      1. 3.1.1 TDR_CFG (Address = 0x001E) [Reset = 0x0000]
      2. 3.1.2 TDR_Fault_Status (Address = 0x030C) [Reset = 0x0000]
    2. 3.2 TDR Test Procedure
  6. Active Link Cable Diagnostics
    1. 4.1 ALCD Application Startup
    2. 4.2 ALCD Test Procedure
      1. 4.2.1 Cable Calibration
      2. 4.2.2 Cable Quality Measurement
  7. Signal Quality Indicator
    1. 5.1 SQI Application Startup
      1. 5.1.1 MSE Detection (Address = 0x0A85 ) [Reset = 0x0000]
    2. 5.2 SQI Test Procedure
  8. Cable Diagnostics Summary
  9. Loopback Modes
    1. 7.1 BISCR (Address = 0x0016) [Reset = 0x0100]
  10. Pseudo-Random Bit Sequence Functions
    1. 8.1 PRBS_CFG_1 (Address = 0x0119) [Reset = 0x0574]
    2. 8.2 PRBS_STATUS_4 (Address = 0x011F) [Reset = 0x0000]
  11. USB to MDIO Procedure
  12. 10IEEE 802.3cg PMA Compliance
  13. 11Revision History

Revision History

Changes from Revision B (May 2022) to Revision C (June 2022)

  • Updated the 2.4V script for PMA compliance test and Added MDI Return Loss compliance test script.Go

Changes from Revision A (June 2021) to Revision B (May 2022)

  • Added 1-V and 2.4-V p2p mode scriptsGo
  • Updated script for TDR test and add a additional note for TDR test on High attenuation cable Go
  • Updated the ALCD script. Added the note on maximum calibration range,Go
  • Change the register in the script from 09AF to 0A9F, Adding note on 2.4V script give better performance on ALCD.Go
  • Changed the 2.4V script for PMA compliance Go

Changes from Revision * (March 2021) to Revision A (June 2021)

  • Updated 0x1E register writes for TDR startGo
  • Updated register definition to correspond to data sheetGo
  • Added USB to MDIO Procedure sectionGo