可提供此产品的更新版本

open-in-new 比较替代产品
功能与比较器件相同但引脚有所不同
ADS62P43 正在供货 双通道、14 位、80MSPS 模数转换器 (ADC) Similar specs and data interface

产品详情

Sample rate (max) (Msps) 80 Resolution (Bits) 14 Number of input channels 2 Interface type Parallel CMOS Analog input BW (MHz) 1000 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2 Power consumption (typ) (mW) 600 Architecture Pipeline SNR (dB) 74 ENOB (bit) 12 SFDR (dB) 90 Operating temperature range (°C) -40 to 85 Input buffer No
Sample rate (max) (Msps) 80 Resolution (Bits) 14 Number of input channels 2 Interface type Parallel CMOS Analog input BW (MHz) 1000 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2 Power consumption (typ) (mW) 600 Architecture Pipeline SNR (dB) 74 ENOB (bit) 12 SFDR (dB) 90 Operating temperature range (°C) -40 to 85 Input buffer No
WQFN (NKA) 60 81 mm² 9 x 9
  • Internal Sample-and-Hold Circuit and Precision Reference
  • Low Power Consumption
  • Clock Duty Cycle Stabilizer
  • Single +3.0V Supply Operation
  • Power-Down Mode
  • Offset Binary or 2's Complement Output Data Format
  • 60-Pin WQFN Package, (9x9x0.8mm, 0.5mm Pin-Pitch)

Key Specification

  • Resolution 14 Bits
  • Conversion Rate 80 MSPS
  • SNR (fIN = 170 MHz) 71 dBFS (typ)
  • SFDR (fIN = 170 MHz) 83 dBFS (typ)
  • Full Power Bandwidth 1 GHz (typ)
  • Power Consumption 600 mW (typ)

All trademarks are the property of their respective owners.

  • Internal Sample-and-Hold Circuit and Precision Reference
  • Low Power Consumption
  • Clock Duty Cycle Stabilizer
  • Single +3.0V Supply Operation
  • Power-Down Mode
  • Offset Binary or 2's Complement Output Data Format
  • 60-Pin WQFN Package, (9x9x0.8mm, 0.5mm Pin-Pitch)

Key Specification

  • Resolution 14 Bits
  • Conversion Rate 80 MSPS
  • SNR (fIN = 170 MHz) 71 dBFS (typ)
  • SFDR (fIN = 170 MHz) 83 dBFS (typ)
  • Full Power Bandwidth 1 GHz (typ)
  • Power Consumption 600 mW (typ)

All trademarks are the property of their respective owners.

The ADC14DC080 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 14-bit digital words at rates up to 80 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC14DC080 may be operated from a single +3.0V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC14DC080 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

The ADC14DC080 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.

The ADC14DC080 is a high-performance CMOS analog-to-digital converter capable of converting two analog input signals into 14-bit digital words at rates up to 80 Mega Samples Per Second (MSPS). These converters use a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1 GHz. The ADC14DC080 may be operated from a single +3.0V power supply. A power-down feature reduces the power consumption to very low levels while still allowing fast wake-up time to full operation. The differential inputs provide a 2V full scale differential input swing. A stable 1.2V internal voltage reference is provided, or the ADC14DC080 can be operated with an external 1.2V reference. Output data format (offset binary versus 2's complement) and duty cycle stabilizer are pin-selectable. The duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

The ADC14DC080 is available in a 60-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.

下载 观看带字幕的视频 视频

技术文档

star =有关此产品的 TI 精选热门文档
未找到结果。请清除搜索并重试。
查看全部 2
类型 标题 下载最新的英语版本 日期
* 数据表 ADC14DC080 Rev. B created in error (use for next update) 数据表 (Rev. B) 2013年 4月 2日
用户指南 ADC14DC105EB and ADC12DC105EB Evaluation Board User Guide (Rev. A) 2013年 10月 11日

设计和开发

请在台式机上查看“设计与开发”部分。

订购和质量

包含信息:
  • RoHS
  • REACH
  • 器件标识
  • 引脚镀层/焊球材料
  • MSL 等级/回流焊峰值温度
  • MTBF/时基故障估算
  • 材料成分
  • 鉴定摘要
  • 持续可靠性监测
包含信息:
  • 制造厂地点
  • 封装厂地点

支持和培训

视频