Detalles del producto

Technology family V Rating Military Operating temperature range (°C) 0 to 70
Technology family V Rating Military Operating temperature range (°C) 0 to 70
TQFP (PAG) 64 144 mm² 12 x 12
  • 512 × 18-Bit Organization Array (SN74V215)
  • 1024 × 18-Bit Organization Array (SN74V225)
  • 2048 × 18-Bit Organization Array (SN74V235)
  • 4096 × 18-Bit Organization Array (SN74V245)
  • 7.5-ns Read/Write Cycle Time
  • 3.3-V VCC, 5-V Input Tolerant
  • First-Word or Standard Fall-Through Timing
  • Single or Double Register-Buffered Empty and Full Flags
  • Easily Expandable in Depth and Width
  • Asynchronous or Coincident Read and Write Clocks
  • Asynchronous or Synchronous Programmable Almost-Empty and Almost-Full Flags With Default Settings
  • Half-Full Flag Capability
  • Output Enable Puts Output Data Bus in High-Impedance State
  • High-Performance Submicron CMOS Technology
  • Packaged in 64-Pin Thin Quad Flat Package
  • DSP and Microprocessor Interface Control Logic
  • Provide a DSP Glueless Interface to Texas Instruments TMS320™ DSPs

DSP-SYNC and TMS320 are trademarks of Texas Instruments.

  • 512 × 18-Bit Organization Array (SN74V215)
  • 1024 × 18-Bit Organization Array (SN74V225)
  • 2048 × 18-Bit Organization Array (SN74V235)
  • 4096 × 18-Bit Organization Array (SN74V245)
  • 7.5-ns Read/Write Cycle Time
  • 3.3-V VCC, 5-V Input Tolerant
  • First-Word or Standard Fall-Through Timing
  • Single or Double Register-Buffered Empty and Full Flags
  • Easily Expandable in Depth and Width
  • Asynchronous or Coincident Read and Write Clocks
  • Asynchronous or Synchronous Programmable Almost-Empty and Almost-Full Flags With Default Settings
  • Half-Full Flag Capability
  • Output Enable Puts Output Data Bus in High-Impedance State
  • High-Performance Submicron CMOS Technology
  • Packaged in 64-Pin Thin Quad Flat Package
  • DSP and Microprocessor Interface Control Logic
  • Provide a DSP Glueless Interface to Texas Instruments TMS320™ DSPs

DSP-SYNC and TMS320 are trademarks of Texas Instruments.

The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-in first-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast as 5 ns. These DSP-Sync™ FIFO memories feature read and write controls for use in applications such as DSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data communications.

These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or buses controlled by a synchronous interface. An output-enable (OE)\ input controls the 3-state output.

The synchronous FIFOs have two fixed flags, empty flag/output ready (EF\/OR\) and full flag/input ready (FF\/IR\), and two programmable flags, almost-empty (PAE)\ and almost-full (PAF)\. The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD)\. A half-full flag (HF)\ is available when the FIFO is used in a single-device configuration.

Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and standard mode.

In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A read enable (REN)\ does not have to be asserted for accessing the first word.

In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN\ and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines.

These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI\ and XO\ pins are used to expand the FIFOs. In depth-expansion configuration, first load (FL)\ is grounded on the first device and set to high for all other devices in the daisy chain.

The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0°C to 70°C.

The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-in first-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast as 5 ns. These DSP-Sync™ FIFO memories feature read and write controls for use in applications such as DSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data communications.

These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or buses controlled by a synchronous interface. An output-enable (OE)\ input controls the 3-state output.

The synchronous FIFOs have two fixed flags, empty flag/output ready (EF\/OR\) and full flag/input ready (FF\/IR\), and two programmable flags, almost-empty (PAE)\ and almost-full (PAF)\. The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD)\. A half-full flag (HF)\ is available when the FIFO is used in a single-device configuration.

Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and standard mode.

In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A read enable (REN)\ does not have to be asserted for accessing the first word.

In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless a specific read operation is performed. A read operation, which consists of activating REN\ and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines.

These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI\ and XO\ pins are used to expand the FIFOs. In depth-expansion configuration, first load (FL)\ is grounded on the first device and set to high for all other devices in the daisy chain.

The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0°C to 70°C.

Descargar Ver vídeo con transcripción Video

Documentación técnica

star =Principal documentación para este producto seleccionada por TI
No se encontraron resultados. Borre su búsqueda y vuelva a intentarlo.
Ver todo 5
Tipo Título Fecha
* Data sheet SN74V215, SN74V225, SN74V235, SN74V245 datasheet (Rev. E) 13 sep 2002
Application note Semiconductor Packing Material Electrostatic Discharge (ESD) Protection 08 jul 2004
Application note Using TI FIFOs to Interface High-Speed Data Converters With TI TMS320 DSPs 08 jun 2001
Application note Designing With TI SN74V2x5 FIFO Programmable Flags 14 may 2001
Application note Power-Dissipation Calculations for TI FIFO Products (Rev. A) 01 mar 1996

Diseño y desarrollo

Para conocer los términos adicionales o los recursos necesarios, haga clic en cualquier título de abajo para ver la página de detalles cuando esté disponible.

Modelo de simulación

SN74V245 IBIS Model

SDFM013.ZIP (4 KB) - IBIS Model
Paquete Pasadores Descargar
TQFP (PAG) 64 Ver opciones

Pedidos y calidad

Información incluida:
  • RoHS
  • REACH
  • Marcado del dispositivo
  • Acabado de plomo/material de la bola
  • Clasificación de nivel de sensibilidad a la humedad (MSL) / reflujo máximo
  • Estimaciones de tiempo medio entre fallas (MTBF)/fallas en el tiempo (FIT)
  • Contenido del material
  • Resumen de calificaciones
  • Monitoreo continuo de confiabilidad
Información incluida:
  • Lugar de fabricación
  • Lugar de ensamblaje

Soporte y capacitación

Foros de TI E2E™ con asistencia técnica de los ingenieros de TI

El contenido lo proporcionan “tal como está” TI y los colaboradores de la comunidad y no constituye especificaciones de TI. Consulte los términos de uso.

Si tiene preguntas sobre la calidad, el paquete o el pedido de productos de TI, consulte el soporte de TI. ​​​​​​​​​​​​​​

Videos