제품 상세 정보

Function Clock synthesizer Number of outputs 3 Output frequency (max) (MHz) 400 Core supply voltage (V) 3.3 Output supply voltage (V) 3.3 Input type XTAL Output type HCLK Operating temperature range (°C) -40 to 85 Features I2C, Spread-spectrum clocking (SSC) Rating Catalog
Function Clock synthesizer Number of outputs 3 Output frequency (max) (MHz) 400 Core supply voltage (V) 3.3 Output supply voltage (V) 3.3 Input type XTAL Output type HCLK Operating temperature range (°C) -40 to 85 Features I2C, Spread-spectrum clocking (SSC) Rating Catalog
TSSOP (PW) 20 41.6 mm² 6.5 x 6.4
  • High-Performance Clock Synthesizer
  • Uses a 20 MHz Crystal Input to Generate Multiple Output Frequencies
  • Integrated Load Capacitance for 20 MHz Oscillator Reducing System Cost
  • All PLL Loop Filter Components are Integrated
  • Generates the Following Clocks:
    • REF CLK 20 MHz (Buffered)
    • XCG CLK 100 MHz With SSC
    • DMD CLK 200-400 MHz With Selectable SSC
  • Very Low Period Jitter Characteristic:
    • ±100 ps at 20 MHz Output
    • ±75 ps at 100 MHz and 200-400 MHz Outputs
  • Includes Spread-Spectrum Clocking (SSC), With Down Spread for 100 MHz and Center Spread for 200-400 MHz
  • HCLK Differential Outputs for the 100 MHz and the 200-400 MHz Clock
  • Operates From Single 3.3-V Supply
  • Packaged in TSSOP20
  • Characterized for the Industrial Temperature Range -40°C to 85°C
  • ESD Protection Exceeds JESD22
  • 2000-V Human-Body Model (A114-C) - MIL-STD-883, Method 3015
  • TYPICAL APPLICATIONS
    • Central Clock Generator for DLP™ Systems

  • High-Performance Clock Synthesizer
  • Uses a 20 MHz Crystal Input to Generate Multiple Output Frequencies
  • Integrated Load Capacitance for 20 MHz Oscillator Reducing System Cost
  • All PLL Loop Filter Components are Integrated
  • Generates the Following Clocks:
    • REF CLK 20 MHz (Buffered)
    • XCG CLK 100 MHz With SSC
    • DMD CLK 200-400 MHz With Selectable SSC
  • Very Low Period Jitter Characteristic:
    • ±100 ps at 20 MHz Output
    • ±75 ps at 100 MHz and 200-400 MHz Outputs
  • Includes Spread-Spectrum Clocking (SSC), With Down Spread for 100 MHz and Center Spread for 200-400 MHz
  • HCLK Differential Outputs for the 100 MHz and the 200-400 MHz Clock
  • Operates From Single 3.3-V Supply
  • Packaged in TSSOP20
  • Characterized for the Industrial Temperature Range -40°C to 85°C
  • ESD Protection Exceeds JESD22
  • 2000-V Human-Body Model (A114-C) - MIL-STD-883, Method 3015
  • TYPICAL APPLICATIONS
    • Central Clock Generator for DLP™ Systems

The CDCDLP223 is a PLL-based high performance clock synthesizer that is optimized for use in DLP™ systems. It uses a 20 MHz crystal to generate the fundamental frequency and derives the frequencies for the 100 MHz HCLK and the 300 MHz HCLK output. Further, the CDCDLP223 generates a buffered copy of the 20 MHz Crystal Oscillator Frequency at the 20 MHz output terminal.

The 100 MHz HCLK output provides the reference clock for the XDR Clock Generator (CDCD5704). Spread-spectrum clocking with 0.5% down spread, which reduces Electro Magnetic Interference (EMI), is applied in the default configuration. The spread-spectrum clocking (SSC) is turned on and off via the serial control interface.

The 300 MHz HCLK output provides a 200-400 MHz clock signal for the DMD Control Logic of the DLP™ Control ASIC. Frequency selection in 20 MHz steps is possible via the serial control interface. Spread-spectrum clocking with ±1.0% or ±1.5% center spread is applied, which can be disabled via the serial control interface

The CDCDLP223 features a fail safe start-up circuit, which enables the PLLs only if a sufficient supply voltage is applied and a stable oscillation is delivered from the crystal oscillator. After the crystal start-up time and the PLL stabilization time, all outputs are ready for use.

The CDCDLP223 works from a single 3.3-V supply and is characterized for operation from -40°C to 85°C.

The CDCDLP223 is a PLL-based high performance clock synthesizer that is optimized for use in DLP™ systems. It uses a 20 MHz crystal to generate the fundamental frequency and derives the frequencies for the 100 MHz HCLK and the 300 MHz HCLK output. Further, the CDCDLP223 generates a buffered copy of the 20 MHz Crystal Oscillator Frequency at the 20 MHz output terminal.

The 100 MHz HCLK output provides the reference clock for the XDR Clock Generator (CDCD5704). Spread-spectrum clocking with 0.5% down spread, which reduces Electro Magnetic Interference (EMI), is applied in the default configuration. The spread-spectrum clocking (SSC) is turned on and off via the serial control interface.

The 300 MHz HCLK output provides a 200-400 MHz clock signal for the DMD Control Logic of the DLP™ Control ASIC. Frequency selection in 20 MHz steps is possible via the serial control interface. Spread-spectrum clocking with ±1.0% or ±1.5% center spread is applied, which can be disabled via the serial control interface

The CDCDLP223 features a fail safe start-up circuit, which enables the PLLs only if a sufficient supply voltage is applied and a stable oscillation is delivered from the crystal oscillator. After the crystal start-up time and the PLL stabilization time, all outputs are ready for use.

The CDCDLP223 works from a single 3.3-V supply and is characterized for operation from -40°C to 85°C.

다운로드 스크립트와 함께 비디오 보기 동영상

기술 문서

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
모두 보기1
유형 직함 날짜
* Data sheet 3.3V Clock Synthesizer for DLP System datasheet 2006/12/06

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

시뮬레이션 모델

CDCDLP223 IBIS Model

SLOC088.ZIP (87 KB) - IBIS Model
시뮬레이션 툴

PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®

TI용 PSpice®는 아날로그 회로의 기능을 평가하는 데 사용되는 설계 및 시뮬레이션 환경입니다. 완전한 기능을 갖춘 이 설계 및 시뮬레이션 제품군은 Cadence®의 아날로그 분석 엔진을 사용합니다. 무료로 제공되는 TI용 PSpice에는 아날로그 및 전력 포트폴리오뿐 아니라 아날로그 행동 모델에 이르기까지 업계에서 가장 방대한 모델 라이브러리 중 하나가 포함되어 있습니다.

TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
패키지 다운로드
TSSOP (PW) 20 옵션 보기

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상