SBAS672E July   2014  – June 2022 ADC3221 , ADC3222 , ADC3223 , ADC3224

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
    1.     Device Comparison Table
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions (1)
    4. 6.4  Thermal Information
    5. 6.5  Electrical Characteristics: General
    6. 6.6  Electrical Characteristics: ADC3221, ADC3222
    7. 6.7  Electrical Characteristics: ADC3223, ADC3224
    8. 6.8  AC Performance: ADC3221
    9. 6.9  AC Performance: ADC3222
    10. 6.10 AC Performance: ADC3223
    11. 6.11 AC Performance: ADC3224
    12. 6.12 Digital Characteristics
    13. 6.13 Timing Requirements: General
    14. 6.14 Timing Requirements: LVDS Output
    15. 6.15 Typical Characteristics: ADC3221
    16. 6.16 Typical Characteristics: ADC3222
    17. 6.17 Typical Characteristics: ADC3223
    18. 6.18 Typical Characteristics: ADC3224
    19. 6.19 Typical Characteristics: Common
    20. 6.20 Typical Characteristics: Contour
  7. Parameter Measurement Information
    1. 7.1 Timing Diagrams
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Analog Inputs
      2. 8.3.2 Clock Input
        1. 8.3.2.1 Using the SYSREF Input
        2. 8.3.2.2 SNR and Clock Jitter
      3. 8.3.3 Digital Output Interface
        1. 8.3.3.1 One-Wire Interface: 12X Serialization
        2. 8.3.3.2 Two-Wire Interface: 6X Serialization
    4. 8.4 Device Functional Modes
      1. 8.4.1 Input Clock Divider
      2. 8.4.2 Chopper Functionality
      3. 8.4.3 Power-Down Control
        1. 8.4.3.1 Improving Wake-Up Time From Global Power-Down
      4. 8.4.4 Internal Dither Algorithm
    5. 8.5 Programming
      1. 8.5.1 Serial Interface
        1. 8.5.1.1 Register Initialization
          1. 8.5.1.1.1 Serial Register Write
          2. 8.5.1.1.2 Serial Register Readout
      2. 8.5.2 Register Initialization through SPI
    6. 8.6 Register Maps
      1. 8.6.1 Summary of Special Mode Registers
      2. 8.6.2 Serial Register Description
        1. 8.6.2.1  Register 01h
        2. 8.6.2.2  Register 03h
        3. 8.6.2.3  Register 04h
        4. 8.6.2.4  Register 05h
        5. 8.6.2.5  Register 06h
        6. 8.6.2.6  Register 07h
        7. 8.6.2.7  Register 09h
        8. 8.6.2.8  Register 0Ah
        9. 8.6.2.9  Register 0Bh
        10. 8.6.2.10 Register 0Eh
        11. 8.6.2.11 Register 0Fh
        12. 8.6.2.12 Register 13h
        13. 8.6.2.13 Register 15h
        14. 8.6.2.14 Register 25h
        15. 8.6.2.15 Register 27h
        16. 8.6.2.16 Register 41Dh
        17. 8.6.2.17 Register 422h
        18. 8.6.2.18 Register 434h
        19. 8.6.2.19 Register 439h
        20. 8.6.2.20 Register 51Dh
        21. 8.6.2.21 Register 522h
        22. 8.6.2.22 Register 534h
        23. 8.6.2.23 Register 539h
        24. 8.6.2.24 Register 608h
        25. 8.6.2.25 Register 70Ah
  9. Applications and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Driving Circuit Design: Low Input Frequencies
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
        3. 9.2.1.3 Application Curve
      2. 9.2.2 Driving Circuit Design: Input Frequencies Between 100 MHz to 230 MHz
        1. 9.2.2.1 Design Requirements
        2. 9.2.2.2 Detailed Design Procedure
        3. 9.2.2.3 Application Curve
      3. 9.2.3 Driving Circuit Design: Input Frequencies Greater than 230 MHz
        1. 9.2.3.1 Design Requirements
        2. 9.2.3.2 Detailed Design Procedure
        3. 9.2.3.3 Application Curve
    3. 9.3 Power Supply Recommendations
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  10. 10Device and Documentation Support
    1. 10.1 Receiving Notification of Documentation Updates
    2. 10.2 Support Resources
    3. 10.3 Trademarks
    4. 10.4 Electrostatic Discharge Caution
    5. 10.5 Glossary
  11. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Typical Characteristics: ADC3223

Typical values are at TA = 25°C, ADC sampling rate = 80 MSPS, 50% clock duty cycle, AVDD = 1.8 V, DVDD = 1.8 V, –1-dBFS differential input, 2-VPP full-scale, 32k-point FFT, chopper disabled, and SNR reported with a 1-MHz offset from dc when chopper is disabled and from fS / 2 when chopper is enabled (unless otherwise noted).

GUID-7C1A7872-BC21-49DF-BE8A-DF36B2B98E11-low.gif
SFDR = 88.9 dBc, SNR = 70.9 dBFS, SINAD = 70.8 dBFS, THD = 88.6 dBc, HD2 = 108.1 dBc, HD3 = 88.9 dBc
Figure 6-61 FFT for 10-MHz Input Signal (Dither On)
GUID-27C6F4EE-0FBE-49CD-9200-735B2AC93C01-low.gif
SFDR = 91.6 dBc, SNR = 70.8 dBFS, SINAD = 70.8 dBFS, THD = 91 dBc, HD2 = 112.2 dBc, HD3 = 91.6 dBc
Figure 6-63 FFT for 70-MHz Input Signal (Dither On)
GUID-C9F899EE-A1B5-42BA-A9C5-1A6D19DF816A-low.gif
SFDR = 95.8 dBc, SNR = 70.4 dBFS, SINAD = 70.3 dBFS, THD = 92.9 dBc, HD2 = 102.1 dBc, HD3 = 95.8 dBc
Figure 6-65 FFT for 170-MHz Input Signal (Dither On)
GUID-8DE7B1F5-694F-4381-BFE9-1785A1660200-low.gif
SFDR = 75.8 dBc, SNR = 69.4 dBFS, SINAD = 68.5 dBFS, THD = 74.6 dBc, HD2 = 75.8 dBc, HD3 = 80.9 dBc
Figure 6-67 FFT for 270-MHz Input Signal (Dither On)
GUID-F7FF6734-3D0F-455A-9D5B-ED576BCFEF70-low.gif
SFDR = 77.7 dBc, SNR = 67.7 dBFS, SINAD = 67.3 dBFS, THD = 77.2 dBc, HD2 = 77.7 dBc, HD3 = 89.0 dBc
Figure 6-69 FFT for 450-MHz Input Signal (Dither On)
GUID-DDFE88C8-89C5-470A-9B42-BF276913F640-low.gif
fIN1 = 46 MHz, fIN2 = 50 MHz, IMD3 = 87.5 dBFS, each tone at –7 dBFS
Figure 6-71 FFT for Two-Tone Input Signal (–7 dBFS at 46 MHz and 50 MHz)
GUID-E274F38C-CAF4-4313-B14D-D200BE71607E-low.gif
fIN1 = 185 MHz, fIN2 = 190 MHz, IMD3 = 89 dBFS, each tone at –7 dBFS
Figure 6-73 FFT FOR Two-Tone Input Signal (–7 dBFS at 185 MHz and 190 MHz)
GUID-059F3735-1960-469B-8CC4-1D6F74FFF73D-low.gif
Figure 6-75 Intermodulation Distortion vs Input Amplitude (46 MHz and 50 MHz)
GUID-E14C7BCF-B2E1-4120-AAE4-064C76D8304C-low.gif
Figure 6-77 Signal-to-Noise Ratio vs Input Frequency
GUID-11D5C476-4DB3-430F-981E-431092A892FC-low.gif
Figure 6-79 Performance vs Input Amplitude (30 MHz)
GUID-62513B61-CB3F-4111-9608-B85531E77F2B-low.gif
Figure 6-81 Performance vs Input Common-Mode Voltage (30 MHz)
GUID-465B3946-32E8-49A3-A873-D2DCA1055EFC-low.gif
Figure 6-83 Spurious-Free Dynamic Range vs AVDD Supply and Temperature (170 MHz)
GUID-2282AC20-21B6-46E3-BCA3-384D098F5CDC-low.gif
Figure 6-85 Spurious-Free Dynamic Range vs DVDD Supply and Temperature (170 MHz)
GUID-C9AF2D8C-3378-482B-B5A7-00751436BC5C-low.gif
Figure 6-87 Performance vs Differential Clock Amplitude (40 MHz)
GUID-88E2AA60-3399-4E4B-A454-246A4D2206C1-low.gif
Figure 6-89 Performance vs Clock Duty Cycle (30 MHz)
GUID-AF01EE25-5669-44D3-8F63-4DC0DA6E24B1-low.gif
SFDR = 83.9 dBc, SNR = 71.1 dBFS, SINAD = 70.9 dBFS, THD = 82.6 dBc, HD2 = 91.8 dBc, HD3 = 83.9 dBc
Figure 6-62 FFT for 10-MHz Input Signal (Dither Off)
GUID-7B9F3873-7291-47EF-B171-93DB3E270FAC-low.gif
SFDR = 85.5 dBc, SNR = 71.1 dBFS, SINAD = 70.9 dBFS, THD = 83.8 dBc, HD2 = 91.9 dBc, HD3 = 85.5 dBc
Figure 6-64 FFT for 70-MHz Input Signal (Dither Off)
GUID-5182CC60-AC77-4C38-9E77-75D446BD9035-low.gif
SFDR = 91.0 dBc, SNR = 70.7 dBFS, SINAD = 70.6 dBFS, THD = 88 dBc, HD2 = 91.0 dBc, HD3 = 97.2 dBc
Figure 6-66 FFT for 170-MHz Input Signal (Dither Off)
GUID-292270DD-CA8A-4344-9EE2-A3514F8989BE-low.gif
SFDR = 75.6 dBc, SNR = 69.7 dBFS, SINAD = 68.6 dBFS, THD = 74.5 dBc, HD2 = 75.6 dBc, HD3 = 81.6 dBc
Figure 6-68 FFT for 270-MHz Input Signal (Dither Off)
GUID-DAF6FA8F-E0EF-498A-B4EE-22FA56B029F1-low.gif
SFDR = 78.4 dBc, SNR = 67.9 dBFS, SINAD = 67.5 dBFS, THD = 77 dBc, HD2 = 78.4 dBc, HD3 = 84.3 dBc
Figure 6-70 FFT for 450-MHz Input Signal (Dither Off)
GUID-9FD9C562-DC8F-4181-9389-396843B88834-low.gif
fIN1 = 46 MHz, fIN2 = 50 MHz, IMD3 = 105 dBFS, each tone at –36 dBFS
Figure 6-72 FFT for Two-Tone Input Signal (–36 dBFS at 46 MHz and 50 MHz)
GUID-3C5E03D2-D077-47B0-9AF5-4BF934ECDAA4-low.gif
fIN1 = 185 MHz, fIN2 = 190 MHz, IMD3 = 105 dBFS, each tone at –36 dBFS
Figure 6-74 FFT FOR Two-Tone Input Signal (–36 dBFS at 185 MHz and 190 MHz)
GUID-46DBBEC3-8F7A-4253-9534-E59B2700E6B9-low.gif
Figure 6-76 Intermodulation Distortion vs Input Amplitude (185 MHz and 190 MHz)
GUID-C52FC04B-DBF1-4DF5-873F-1297B13C00AE-low.gif
Figure 6-78 Spurious-Free Dynamic Range vs Input Frequency
GUID-F536D8AF-4069-46E6-A119-BC2438FCC633-low.gif
Figure 6-80 Performance vs Input Amplitude (170 MHz)
GUID-93E89D6D-B982-49B9-AE7E-13E6E8AADD1D-low.gif
Figure 6-82 Performance vs Input Common-Mode Voltage (170 MHz)
GUID-596864D8-FC81-4EF8-86A2-DB45894865ED-low.gif
Figure 6-84 Signal-to-Noise Ratio vs AVDD Supply and Temperature (170 MHz)
GUID-57AF5578-F7E2-4D22-A79D-7D1BF52821B7-low.gif
Figure 6-86 Signal-to-Noise Ratio vs DVDD Supply and Temperature (170 MHz)
GUID-FD1D7D1F-F06C-40A0-A2CF-D08F3E05D700-low.gif
Figure 6-88 Performance vs Differential Clock Amplitude (150 MHz)
GUID-E43A9C68-8CE8-4E70-8C40-B3FA54E64806-low.gif
Figure 6-90 Performance vs Clock Duty Cycle (150 MHz)