SBASA22A september   2022  – july 2023 ADS131B26-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Revision History
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Switching Characteristics
    8. 6.8 Timing Diagram
    9. 6.9 Typical Characteristics
  8. Parameter Measurement Information
    1. 7.1 Offset Drift Measurement
    2. 7.2 Gain Drift Measurement
    3. 7.3 Noise Performance
  9. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Naming Conventions
      2. 8.3.2 Precision Voltage References (REFA, REFB)
      3. 8.3.3 Clocking (MCLK, OSCM, OSCD)
      4. 8.3.4 ADC1y
        1. 8.3.4.1 ADC1y Input Multiplexer
        2. 8.3.4.2 ADC1y Programmable Gain Amplifier (PGA)
        3. 8.3.4.3 ADC1y ΔΣ Modulator
        4. 8.3.4.4 ADC1y Digital Filter
        5. 8.3.4.5 ADC1y Offset and Gain Calibration
        6. 8.3.4.6 ADC1y Conversion Data
      5. 8.3.5 ADC2y
        1. 8.3.5.1 ADC2y Input Multiplexer
        2. 8.3.5.2 ADC2y Programmable Gain Amplifier (PGA)
        3. 8.3.5.3 ADC2y ΔΣ Modulator
        4. 8.3.5.4 ADC2y Digital Filter
        5. 8.3.5.5 ADC2y Offset and Gain Calibration
        6. 8.3.5.6 ADC2y Sequencer
        7. 8.3.5.7 VCMy Buffers
        8. 8.3.5.8 ADC2y Measurement Configurations
        9. 8.3.5.9 ADC2y Conversion Data
      6. 8.3.6 ADC3y
      7. 8.3.7 General-Purpose Digital Inputs and Outputs (GPIO0 to GPIO4)
        1. 8.3.7.1 GPIOx PWM Output Configuration
        2. 8.3.7.2 GPIOx PWM Input Readback
      8. 8.3.8 General-Purpose Digital Inputs and Outputs (GPIO0A, GPIO1A, GPIO0B, GPIO1B)
      9. 8.3.9 Monitors and Diagnostics
        1. 8.3.9.1  Supply Monitors
        2. 8.3.9.2  Clock Monitors
        3. 8.3.9.3  Digital Monitors
          1. 8.3.9.3.1 Register Map CRC
          2. 8.3.9.3.2 Memory Map CRC
          3. 8.3.9.3.3 GPIO Readback
        4. 8.3.9.4  Communication Monitors
        5. 8.3.9.5  Fault Flags and Fault Masking
        6. 8.3.9.6  FAULT Pin
        7. 8.3.9.7  Diagnostics and Diagnostic Procedure
        8. 8.3.9.8  Indicators
        9. 8.3.9.9  Conversion and Sequence Counters
        10. 8.3.9.10 Supply Voltage Readback
        11. 8.3.9.11 Temperature Sensors (TSA, TSB)
        12. 8.3.9.12 Test DACs (TDACA, TDACB)
        13. 8.3.9.13 Open-Wire Detection
        14. 8.3.9.14 Missing Host Detection and MHD Pin
        15. 8.3.9.15 Overcurrent Comparators (OCCA, OCCB)
          1. 8.3.9.15.1 OCCA and OCCB Pins
          2. 8.3.9.15.2 Overcurrent Indication Response Time
    4. 8.4 Device Functional Modes
      1. 8.4.1 Power-Up and Reset
        1. 8.4.1.1 Power-On Reset (POR)
        2. 8.4.1.2 RESETn Pin
        3. 8.4.1.3 RESET Command
      2. 8.4.2 Operating Modes
        1. 8.4.2.1 Active Mode
        2. 8.4.2.2 Standby Mode
        3. 8.4.2.3 Power-Down Mode
      3. 8.4.3 ADC Conversion Modes
        1. 8.4.3.1 ADC1y and ADC3y Conversion Modes
          1. 8.4.3.1.1 Continuous-Conversion Mode
          2. 8.4.3.1.2 Single-Shot Conversion Mode
          3. 8.4.3.1.3 Global-Chop Mode
            1. 8.4.3.1.3.1 Overcurrent Indication Response Time in Global-Chop Mode
        2. 8.4.3.2 ADC2y Sequencer Operation and Sequence Modes
          1. 8.4.3.2.1 Continuous Sequence Mode
          2. 8.4.3.2.2 Single-Shot Sequence Mode
          3. 8.4.3.2.3 Synchronized Single-Shot Sequence Mode Based on ADC1y Conversion Starts
    5. 8.5 Programming
      1. 8.5.1 Serial Interface
        1. 8.5.1.1 Serial Interface Signals
          1. 8.5.1.1.1 Chip Select (CSn)
          2. 8.5.1.1.2 Serial Data Clock (SCLK)
          3. 8.5.1.1.3 Serial Data Input (SDI)
          4. 8.5.1.1.4 Serial Data Output (SDO)
          5. 8.5.1.1.5 Data Ready (DRDYn)
        2. 8.5.1.2 Serial Interface Communication Structure
          1. 8.5.1.2.1 SPI Communication Frames
          2. 8.5.1.2.2 SPI Communication Words
          3. 8.5.1.2.3 STATUS Word
          4. 8.5.1.2.4 Communication Cyclic Redundancy Check (CRC)
          5. 8.5.1.2.5 Commands
            1. 8.5.1.2.5.1 NULL (0000 0000 0000 0000b)
            2. 8.5.1.2.5.2 RESET (0000 0000 0001 0001b)
            3. 8.5.1.2.5.3 LOCK (0000 0101 0101 0101b)
            4. 8.5.1.2.5.4 UNLOCK (0000 0110 0101 0101b)
            5. 8.5.1.2.5.5 WREG (011a aaaa aaa0 0nnnb)
            6. 8.5.1.2.5.6 RREG (101a aaaa aaan nnnnb)
          6. 8.5.1.2.6 SCLK Counter
          7. 8.5.1.2.7 SPI Timeout
          8. 8.5.1.2.8 Reading ADC1A, ADC1B, ADC2A, ADC2B, ADC3A, and ADC3B Conversion Data
          9. 8.5.1.2.9 DRDYn Pin Behavior
    6. 8.6 Register Map
      1. 8.6.1 Registers
  10. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Unused Inputs and Outputs
      2. 9.1.2 Minimum Interface Connections
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 Current-Shunt Measurement
        2. 9.2.2.2 Battery-Pack Voltage Measurement
        3. 9.2.2.3 Other Voltage Measurements
        4. 9.2.2.4 Shunt Temperature Measurement
        5. 9.2.2.5 Analog Output Temperature Sensor Measurement
      3. 9.2.3 Application Curves
    3. 9.3 Power Supply Recommendations
      1. 9.3.1 Power-Supply Options
        1. 9.3.1.1 Single Unregulated External 4-V to 16-V Supply (3.3-V Digital I/O Levels)
        2. 9.3.1.2 Single Regulated External 3.3-V Supply (3.3-V Digital IO Levels)
        3. 9.3.1.3 Single Regulated External 5-V Supply (5-V Digital I/O Levels)
      2. 9.3.2 Power-Supply Sequencing
      3. 9.3.3 Power-Supply Decoupling
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 Related Documentation
    2. 10.2 Receiving Notification of Documentation Updates
    3. 10.3 Support Resources
    4. 10.4 Trademarks
    5. 10.5 Electrostatic Discharge Caution
    6. 10.6 Glossary
  12. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Pin Configuration and Functions

GUID-20230518-CA0I-RZGX-VDJD-QG0NLT5MHV8J-low.svg Figure 5-1 PHP Package,48-Pin HTQFP(Top View)
Table 5-1 Pin Functions
PIN TYPE DESCRIPTION(1)
NAME NO.
AGND 39 Analog supply Analog ground.
AGND 21 Analog supply Analog ground.
AGNDA 42 Analog supply Section A analog ground. Connect to AGND.
AGNDB 19 Analog supply Section B analog ground. Connect to AGND.
APWR 38 Analog supply Analog power supply. Connect a 1-μF capacitor to AGND.
AVDD 40 Analog supply Analog supply. Connect a 1-μF capacitor to AGND.
Sets the logic levels for GPIO0A, GPIO1A, GPIO0B, and GPIO1B.
CLK 32 Digital I/O Main clock input.(4)
CNA 6 Analog input ADC1A negative analog input.
CNB 9 Analog input ADC1B negative analog input.
CPA 5 Analog input ADC1A positive analog input.
CPB 10 Analog input ADC1B positive analog input.
CSn 31 Digital input Chip-select input; active low. Internal pullup resistor to IOVDD.(4)
DCAP 36 Digital supply DVDD LDO output. Connect a 220-nF capacitor to DGND.
DGND 35 Digital supply Digital ground.
DPWR 37 Digital supply Digital power supply. Connect a 1-μF capacitor to DGND.
DRDYn 27 Digital output Data-ready output; active low.(2)(4)
GPIO0/MHD 33 Digital I/O General-purpose digital input/output 0.(2)(4)
Missing host detect output.(2)(4)
GPIO1 26 Digital I/O General-purpose digital input/output 1.(2)(4)
GPIO2/FAULT 25 Digital I/O General-purpose digital input/output 2.(2)(4)
Fault output.(2)(4)
GPIO3/OCCA 24 Digital I/O General-purpose digital input/output 3.(2)(4)
Overcurrent comparator A output.(2)(4)
GPIO4/OCCB 22 Digital I/O General-purpose digital input/output 4.(2)(4)
Overcurrent comparator B output.(2)(4)
IOVDD 34 Digital supply Digital I/O supply. Connect a 1-μF capacitor to DGND.
Sets the logic levels for the digital I/Os, except for GPIO0A, GPIO1A, GPIO0B, and GPIO1B.
RCAPA 41 Analog output REFA voltage reference output. Connect a 1-μF capacitor to AGNDA.
RCAPB 20 Analog output REFB voltage reference output. Connect a 1-μF capacitor to AGNDB.
RESETn 23 Digital input Reset input; active low. Internal pulldown resistor to DGND.
SCLK 28 Digital input Serial data clock input.(4)
SDI 30 Digital input Serial data input.(4)
SDO 29 Digital output Serial data output.(2)(4)
V0A 2 Analog input ADC2A analog input 0A.
V0B 11 Analog input ADC2B analog input 0B.
V1A 1 Analog input ADC2A analog input 1A.
V1B 12 Analog input ADC2B analog input 1B.
V2A 48 Analog input ADC2A analog input 2A.
V2B 13 Analog input ADC2B analog input 2B.
V3A 47 Analog input ADC2A analog input 3A.
V3B 14 Analog input ADC2B analog input 3B.
V4A 46 Analog input ADC2A analog input 4A.
V4B 15 Analog input ADC2B analog input 4B.
V5A 45 Analog input ADC2A analog input 5A.
V5B 16 Analog input ADC2B analog input 5B.
V6A 44 Analog input ADC2A analog input 6A.
V6B 17 Analog input ADC2B analog input 6B.
V7A 43 Analog input ADC2A analog input 7A.
V7B 18 Analog input ADC2B analog input 7B.
VNA/GPIO1A 4 Analog input/
digital I/O
ADC3A negative analog input.
General-purpose digital input/output 1A.(2)(3)
VNB/GPIO1B 7 Analog input/
digital I/O
ADC3B negative analog input.
General-purpose digital input/output 1B.(2)(3)
VPA/GPIO0A 3 Analog input/
digital I/O
ADC3A positive analog input.
General-purpose digital input/output 0A.(2)(3)
VPB/GPIO0B 8 Analog input/
digital I/O
ADC3B negative analog input.
General-purpose digital input/output 0B.(2)(3)
Thermal Pad Pad Thermal power pad. Connect to AGND.
See the Unused Inputs and Outputs section for details on how to connect unused pins.
Push-pull output.
Logic levels referenced to AVDD.
Logic levels referenced to IOVDD.