SWRS273 November   2021 AWR2944

ADVANCE INFORMATION  

  1. Features
  2. Applications
  3. Description
    1. 3.1 Functional Block Diagram
  4. Revision History
  5. Device Comparison
  6. Related Products
  7. Pin Configurations and Functions
    1. 7.1 Pin Diagram
    2. 7.2 Pin Attributes
    3. 7.3 Signal Descriptions - Digital
    4. 7.4 Signal Descriptions - Analog
  8. Specifications
    1. 8.1  Absolute Maximum Ratings
    2. 8.2  ESD Ratings
    3. 8.3  Power-On Hours (POH)
    4. 8.4  Recommended Operating Conditions
    5. 8.5  VPP Specifications for One-Time Programmable (OTP) eFuses
      1. 8.5.1 Recommended Operating Conditions for OTP eFuse Programming
      2. 8.5.2 Hardware Requirements
      3. 8.5.3 Impact to Your Hardware Warranty
    6. 8.6  Power Supply Specifications
    7. 8.7  Power Consumption Summary
    8. 8.8  RF Specifications
    9. 8.9  Thermal Resistance Characteristics
    10. 8.10 Power Supply Sequencing and Reset Timing
    11. 8.11 Input Clocks and Oscillators
      1. 8.11.1 Clock Specifications
    12. 8.12 Peripheral Information
      1. 8.12.1  QSPI Flash Memory Peripheral
        1. 8.12.1.1 QSPI Timing Conditions
        2. 8.12.1.2 QSPI Timing Requirements (1) (1)
        3. 8.12.1.3 QSPI Switching Characteristics (1) (1)
      2. 8.12.2  Multibuffered / Standard Serial Peripheral Interface (MibSPI)
        1. 8.12.2.1 MibSPI Peripheral Description
        2. 8.12.2.2 MibSPI Transmit and Receive RAM Organization
          1. 8.12.2.2.1 SPI Timing Conditions
          2. 8.12.2.2.2 SPI Controller Mode Switching Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input) (1) (1) (1)
          3. 8.12.2.2.3 SPI Controller Mode Switching Parameters (CLOCK PHASE = 1, SPICLK = output, SPISIMO = output, and SPISOMI = input) (1) (1) (1)
        3. 8.12.2.3 SPI Peripheral Mode I/O Timings
          1. 8.12.2.3.1 SPI Peripheral Mode Switching Parameters (SPICLK = input, SPISIMO = input, and SPISOMI = output) (1) (1) (1)
      3. 8.12.3  Ethernet Switch (RGMII/RMII/MII) Peripheral
        1. 8.12.3.1  RGMII/GMII/MII Timing Conditions
        2. 8.12.3.2  RGMII Transmit Clock Switching Characteristics
        3. 8.12.3.3  RGMII Transmit Data and Control Switching Characteristics
        4. 8.12.3.4  RGMII Recieve Clock Timing Requirements
        5. 8.12.3.5  RGMII Recieve Data and Control Timing Requirements
        6. 8.12.3.6  RMII Transmit Clock Switching Characteristics
        7. 8.12.3.7  RMII Transmit Data and Control Switching Characteristics
        8. 8.12.3.8  RMII Receive Clock Timing Requirements
        9. 8.12.3.9  RMII Receive Data and Control Timing Requirements
        10. 8.12.3.10 MII Transmit Switching Characteristics
        11. 8.12.3.11 MII Receive Clock Timing Requirements
        12. 8.12.3.12 MII Receive Timing Requirements
        13. 8.12.3.13 MII Transmit Clock Timing Requirements
        14. 8.12.3.14 MDIO Interface Timings
      4. 8.12.4  LVDS/Aurora Instrumentation and Measurement Peripheral
        1. 8.12.4.1 LVDS Interface Configuration
        2. 8.12.4.2 LVDS Interface Timings
      5. 8.12.5  UART Peripheral
        1. 8.12.5.1 SCI Timing Requirements
      6. 8.12.6  Inter-Integrated Circuit Interface (I2C)
        1. 8.12.6.1 I2C Timing Requirements (1)
      7. 8.12.7  Controller Area Network - Flexible Data-rate (CAN-FD)
        1. 8.12.7.1 Dynamic Characteristics for the CAN-FD TX and RX Pins
      8. 8.12.8  CSI2 Receiver Peripheral
        1. 8.12.8.1 CSI2 Switching Characteristics
      9. 8.12.9  Enhanced Pulse-Width Modulator (ePWM)
      10. 8.12.10 General-Purpose Input/Output
        1. 8.12.10.1 Switching Characteristics for Output Timing versus Load Capacitance (CL) (1) (1)
    13. 8.13 Emulation and Debug
      1. 8.13.1 Emulation and Debug Description
      2. 8.13.2 JTAG Interface
        1. 8.13.2.1 Timing Requirements for IEEE 1149.1 JTAG
        2. 8.13.2.2 Switching Characteristics for IEEE 1149.1 JTAG
      3. 8.13.3 ETM Trace Interface
        1. 8.13.3.1 ETM TRACE Timing Requirements
        2. 8.13.3.2 ETM TRACE Switching Characteristics
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Subsytems
      1. 9.3.1 RF and Analog Subsystem
        1. 9.3.1.1 RF Clock Subsystem
        2. 9.3.1.2 Transmit Subsystem
        3. 9.3.1.3 Receive Subsystem
      2. 9.3.2 Processor Subsystem
      3. 9.3.3 Automotive Interfaces
    4. 9.4 Other Subsystems
      1. 9.4.1 Hardware Accelerator Subsystem
      2. 9.4.2 Security - Hardware Security Module
      3. 9.4.3 ADC Channels (Service) for User Application
  10. 10Monitoring and Diagnostics
    1. 10.1 Monitoring and Diagnostic Mechanisms
  11. 11Applications, Implementation, and Layout
    1. 11.1 Application Information
    2. 11.2 Short and Medium Range Radar
    3. 11.3 Reference Schematic
  12. 12Device and Documentation Support
    1. 12.1 Device Support
  13. 13Device Nomenclature
    1. 13.1 Tools and Software
    2. 13.2 Documentation support
    3. 13.3 Support Resources
    4. 13.4 Trademarks
    5. 13.5 Electrostatic Discharge Caution
    6. 13.6 Glossary
  14. 14Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information