SNLS473D October 2014 – February 2022 DS90UH948-Q1
PRODUCTION DATA
The plots below correspond to 1080p60 video application with a 2-lane FPD-Link III input and dual OpenLDI output.
Figure 8-6 Loop-Through CML Output at 2.6-Gbps Serial Line Rate
Figure 8-7 OpenLDI Clock and Data Output at 74.25-MHz Pixel Clock