SPRS742L June   2011  – February 2021 F28M35E20B , F28M35H22C , F28M35H52C , F28M35H52C-Q1 , F28M35M22C , F28M35M52C

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
    1. 3.1 Functional Block Diagram
  4. Revision History
  5. Device Comparison
    1. 5.1 Related Products
  6. Terminal Configuration and Functions
    1. 6.1 Pin Diagram
    2. 6.2 Signal Descriptions
      1. 6.2.1 Signal Descriptions
  7. Specifications
    1. 7.1  Absolute Maximum Ratings
    2. 7.2  ESD Ratings – Automotive
    3. 7.3  ESD Ratings – Commercial
    4. 7.4  Recommended Operating Conditions
    5. 7.5  Power Consumption Summary
      1. 7.5.1 Current Consumption at 150-MHz C28x SYSCLKOUT and 75-MHz M3SSCLK
      2. 7.5.2 Current Consumption at 100-MHz C28x SYSCLKOUT and 100-MHz M3SSCLK
      3. 7.5.3 Current Consumption at 75-MHz C28x SYSCLKOUT and 75-MHz M3SSCLK
      4. 7.5.4 Current Consumption at 60-MHz C28x SYSCLKOUT and 60-MHz M3SSCLK
    6. 7.6  Electrical Characteristics
    7. 7.7  Thermal Resistance Characteristics for RFP PowerPAD Package
    8. 7.8  Thermal Design Considerations
    9. 7.9  Timing and Switching Characteristics
      1. 7.9.1 Power Sequencing
        1. 7.9.1.1 Reset ( XRS) Timing Requirements
        2. 7.9.1.2 Reset ( XRS) Switching Characteristics
        3. 7.9.1.3 Power Management and Supervisory Circuit Solutions
      2. 7.9.2 Clock Specifications
        1. 7.9.2.1 Changing the Frequency of the Main PLL
        2. 7.9.2.2 Input Clock Frequency and Timing Requirements, PLL Lock Times
          1. 7.9.2.2.1 Input Clock Frequency
          2. 7.9.2.2.2 Crystal Oscillator Electrical Characteristics
          3. 7.9.2.2.3 X1 Timing Requirements - PLL Enabled (1)
          4. 7.9.2.2.4 X1 Timing Requirements - PLL Disabled
          5. 7.9.2.2.5 XCLKIN Timing Requirements - PLL Enabled
          6. 7.9.2.2.6 XCLKIN Timing Requirements - PLL Disabled
          7. 7.9.2.2.7 PLL Lock Times
        3. 7.9.2.3 Output Clock Frequency and Switching Characteristics
          1. 7.9.2.3.1 Output Clock Frequency
          2. 7.9.2.3.2 XCLKOUT Switching Characteristics (PLL Bypassed or Enabled) (1) (1)
        4. 7.9.2.4 Internal Clock Frequencies
          1. 7.9.2.4.1 Internal Clock Frequencies (150-MHz Devices)
      3. 7.9.3 Timing Parameter Symbology
        1. 7.9.3.1 General Notes on Timing Parameters
        2. 7.9.3.2 Test Load Circuit
      4. 7.9.4 Flash Timing – Master Subsystem
        1. 7.9.4.1 Master Subsystem – Flash/OTP Endurance
        2. 7.9.4.2 Master Subsystem – Flash Parameters
        3. 7.9.4.3 Master Subsystem – Flash/OTP Access Timing
        4. 7.9.4.4 Master Subsystem – Flash Data Retention Duration
        5. 7.9.4.5 Master Subsystem – Minimum Required Flash/OTP Wait States at Different Frequencies
      5. 7.9.5 Flash Timing – Control Subsystem
        1. 7.9.5.1 Control Subsystem – Flash/OTP Endurance
        2. 7.9.5.2 Control Subsystem – Flash Parameters
        3. 7.9.5.3 Control Subsystem – Flash/OTP Access Timing
        4. 7.9.5.4 Control Subsystem – Flash Data Retention Duration
      6. 7.9.6 GPIO Electrical Data and Timing
        1. 7.9.6.1 GPIO - Output Timing
          1. 7.9.6.1.1 General-Purpose Output Switching Characteristics
        2. 7.9.6.2 GPIO - Input Timing
          1. 7.9.6.2.1 General-Purpose Input Timing Requirements
        3. 7.9.6.3 Sampling Window Width for Input Signals
        4. 7.9.6.4 Low-Power Mode Wakeup Timing
          1. 7.9.6.4.1 IDLE Mode Timing Requirements
          2. 7.9.6.4.2 IDLE Mode Switching Characteristics
          3. 7.9.6.4.3 IDLE Entry and Exit Timing Diagram
          4. 7.9.6.4.4 STANDBY Mode Timing Requirements
          5. 7.9.6.4.5 STANDBY Mode Switching Characteristics
          6. 7.9.6.4.6 STANDBY Entry and Exit Timing Diagram
          7. 7.9.6.4.7 HALT Mode Timing Requirements
          8. 7.9.6.4.8 HALT Mode Switching Characteristics
          9. 7.9.6.4.9 HALT Entry and Exit Timing Diagram
      7. 7.9.7 External Interrupt Electrical Data and Timing
        1. 7.9.7.1 External Interrupt Timing Requirements
        2. 7.9.7.2 External Interrupt Switching Characteristics
        3. 7.9.7.3 External Interrupt Timing Diagram
    10. 7.10 Analog and Shared Peripherals
      1. 7.10.1 Analog-to-Digital Converter
        1. 7.10.1.1 Sample Mode
        2. 7.10.1.2 Start-of-Conversion Triggers
        3. 7.10.1.3 Analog Inputs
        4. 7.10.1.4 ADC Result Registers and EOC Interrupts
        5. 7.10.1.5 ADC Electrical Data and Timing
          1. 7.10.1.5.1 ADC Electrical Characteristics
          2. 7.10.1.5.2 External ADC Start-of-Conversion Switching Characteristics
          3. 7.10.1.5.3 ADCSOCAO or ADCSOCBO Timing Diagram
      2. 7.10.2 Comparator + DAC Units
        1. 7.10.2.1 On-Chip Comparator and DAC Electrical Data and Timing
          1. 7.10.2.1.1 Electrical Characteristics of the Comparator/DAC
      3. 7.10.3 Interprocessor Communications
      4. 7.10.4 External Peripheral Interface
        1. 7.10.4.1 EPI General-Purpose Mode
        2. 7.10.4.2 EPI SDRAM Mode
        3. 7.10.4.3 EPI Host Bus Mode
          1. 7.10.4.3.1 EPI 8-Bit Host Bus (HB-8) Mode
            1. 7.10.4.3.1.1 HB-8 Muxed Address/Data Mode
            2. 7.10.4.3.1.2 HB-8 Non-Muxed Address/Data Mode
            3. 7.10.4.3.1.3 HB-8 FIFO Mode
          2. 7.10.4.3.2 EPI 16-Bit Host Bus (HB-16) Mode
            1. 7.10.4.3.2.1 HB-16 Muxed Address/Data Mode
            2. 7.10.4.3.2.2 HB-16 Non-Muxed Address/Data Mode
            3. 7.10.4.3.2.3 HB-16 FIFO Mode
        4. 7.10.4.4 EPI Electrical Data and Timing
          1. 7.10.4.4.1 EPI SDRAM Interface Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (see Figure 1-1 , Figure 1-1 , and Figure 1-1 )
          2. 7.10.4.4.2 EPI SDRAM Timing Diagrams
          3. 7.10.4.4.3 EPI Host-Bus 8 and Host-Bus 16 Interface Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (see Figure 1-1 , Figure 1-1 , Figure 1-1 , and Figure 1-1 )
          4. 7.10.4.4.4 EPI Host-Bus 8 and Host-Bus 16 Interface Timing Requirements (1) (see Figure 1-1 and Figure 1-1 )
          5. 7.10.4.4.5 EPI Host-Bus 8/16 Mode Timing Diagrams
          6. 7.10.4.4.6 EPI General-Purpose Interface Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (see Figure 1-1 )
          7. 7.10.4.4.7 EPI General-Purpose Interface Timing Requirements (see Figure 1-1 and Figure 1-1 )
          8. 7.10.4.4.8 EPI General-Purpose Interface Timing Diagrams
    11. 7.11 Master Subsystem Peripherals
      1. 7.11.1 Synchronous Serial Interface
        1. 7.11.1.1 Bit Rate Generation
        2. 7.11.1.2 Transmit FIFO
        3. 7.11.1.3 Receive FIFO
        4. 7.11.1.4 Interrupts
        5. 7.11.1.5 Frame Formats
      2. 7.11.2 Universal Asynchronous Receiver/Transmitter
        1. 7.11.2.1 Baud-Rate Generation
        2. 7.11.2.2 Transmit and Receive Logic
        3. 7.11.2.3 Data Transmission and Reception
        4. 7.11.2.4 Interrupts
      3. 7.11.3 Cortex-M3 Inter-Integrated Circuit
        1. 7.11.3.1 Functional Overview
        2. 7.11.3.2 Available Speed Modes
        3. 7.11.3.3 I2C Electrical Data and Timing
          1. 7.11.3.3.1 I2C Timing
      4. 7.11.4 Cortex-M3 Controller Area Network
        1. 7.11.4.1 Functional Overview
      5. 7.11.5 Cortex-M3 Universal Serial Bus Controller
        1. 7.11.5.1 Functional Description
      6. 7.11.6 Cortex-M3 Ethernet Media Access Controller
        1. 7.11.6.1 Functional Overview
        2. 7.11.6.2 MII Signals
        3. 7.11.6.3 EMAC Electrical Data and Timing
          1. 7.11.6.3.1 Timing Requirements for MIITXCK (see Figure 1-1 )
          2. 7.11.6.3.2 MIITXCK Timing Diagrams
          3. 7.11.6.3.3 Timing Requirements for MIIRXCK (see Figure 1-1 )
          4. 7.11.6.3.4 MIIRXCK Timing Diagram
          5. 7.11.6.3.5 Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) for EMAC MII Transmit (see Figure 1-1 )
          6. 7.11.6.3.6 EMAC MII Transmit Timing Diagram
          7. 7.11.6.3.7 Timing Requirements for EMAC MII Receive (see Figure 1-1 )
          8. 7.11.6.3.8 EMAC MII Receive Timing Diagram
        4. 7.11.6.4 MDIO Electrical Data and Timing
          1. 7.11.6.4.1 Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) for MDIO_CK (see Figure 1-1 )
          2. 7.11.6.4.2 MDIO_CK Timing Diagram
          3. 7.11.6.4.3 Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) for MDIO as Output (see Figure 1-1 )
          4. 7.11.6.4.4 MDIO as Output Timing Diagram
          5. 7.11.6.4.5 Timing Requirements for MDIO as Input (see Figure 1-1 )
          6. 7.11.6.4.6 MDIO as Input Timing Diagram
    12. 7.12 Control Subsystem Peripherals
      1. 7.12.1 High-Resolution PWM and Enhanced PWM Modules
        1. 7.12.1.1 HRPWM Electrical Data and Timing
          1. 7.12.1.1.1 High-Resolution PWM Characteristics at SYSCLKOUT = (60–150 MHz)
        2. 7.12.1.2 ePWM Electrical Data and Timing
          1. 7.12.1.2.1 ePWM Timing Requirements
          2. 7.12.1.2.2 ePWM Switching Characteristics
          3. 7.12.1.2.3 Trip-Zone Input Timing
            1. 7.12.1.2.3.1 Trip-Zone Input Timing Requirements
      2. 7.12.2 Enhanced Capture Module
        1. 7.12.2.1 eCAP Electrical Data and Timing
          1. 7.12.2.1.1 eCAP Timing Requirement
          2. 7.12.2.1.2 eCAP Switching Characteristics
      3. 7.12.3 Enhanced Quadrature Encoder Pulse Module
        1. 7.12.3.1 eQEP Electrical Data and Timing
          1. 7.12.3.1.1 eQEP Timing Requirements
          2. 7.12.3.1.2 eQEP Switching Characteristics
      4. 7.12.4 C28x Inter-Integrated Circuit Module
        1. 7.12.4.1 Functional Overview
        2. 7.12.4.2 Clock Generation
        3. 7.12.4.3 I2C Electrical Data and Timing
          1. 7.12.4.3.1 I2C Timing
      5. 7.12.5 C28x Serial Communications Interface
        1. 7.12.5.1 Architecture
        2. 7.12.5.2 Multiprocessor and Asynchronous Communication Modes
      6. 7.12.6 C28x Serial Peripheral Interface
        1. 7.12.6.1 Functional Overview
        2. 7.12.6.2 SPI Electrical Data and Timing
          1. 7.12.6.2.1 Master Mode Timing
            1. 7.12.6.2.1.1 SPI Master Mode External Timing (Clock Phase = 0)
            2. 7.12.6.2.1.2 SPI Master Mode External Timing (Clock Phase = 1)
          2. 7.12.6.2.2 Slave Mode Timing
            1. 7.12.6.2.2.1 SPI Slave Mode External Timing (Clock Phase = 0)
            2. 7.12.6.2.2.2 SPI Slave Mode External Timing (Clock Phase = 1)
      7. 7.12.7 C28x Multichannel Buffered Serial Port
        1. 7.12.7.1 McBSP Electrical Data and Timing
          1. 7.12.7.1.1 McBSP Transmit and Receive Timing
            1. 7.12.7.1.1.1 McBSP Timing Requirements
            2. 7.12.7.1.1.2 McBSP Switching Characteristics
            3. 7.12.7.1.1.3 McBSP Timing Diagrams
          2. 7.12.7.1.2 McBSP as SPI Master or Slave Timing
            1. 7.12.7.1.2.1  McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0)
            2. 7.12.7.1.2.2  McBSP as SPI Master or Slave Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (CLKSTP = 10b, CLKXP = 0)
            3. 7.12.7.1.2.3  McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 Timing Diagram
            4. 7.12.7.1.2.4  McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0)
            5. 7.12.7.1.2.5  McBSP as SPI Master or Slave Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (CLKSTP = 11b, CLKXP = 0)
            6. 7.12.7.1.2.6  McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 Timing Diagram
            7. 7.12.7.1.2.7  McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1)
            8. 7.12.7.1.2.8  McBSP as SPI Master or Slave Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (CLKSTP = 10b, CLKXP = 1)
            9. 7.12.7.1.2.9  McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 Timing Diagram
            10. 7.12.7.1.2.10 McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1)
            11. 7.12.7.1.2.11 McBSP as SPI Master or Slave Switching Characteristics Over Recommended Operating Conditions (Unless Otherwise Noted) (CLKSTP = 11b, CLKXP = 1)
            12. 7.12.7.1.2.12 McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 Timing Diagram
  8. Detailed Description
    1. 8.1  Memory Maps
      1. 8.1.1 Control Subsystem Memory Map
      2. 8.1.2 Master Subsystem Memory Map
    2. 8.2  Identification
    3. 8.3  Master Subsystem
      1. 8.3.1 Cortex-M3 CPU
      2. 8.3.2 Cortex-M3 DMA and NVIC
      3. 8.3.3 Cortex-M3 Interrupts
      4. 8.3.4 Cortex-M3 Vector Table
      5. 8.3.5 Cortex-M3 Local Peripherals
      6. 8.3.6 Cortex-M3 Local Memory
      7. 8.3.7 Cortex-M3 Accessing Shared Resources and Analog Peripherals
    4. 8.4  Control Subsystem
      1. 8.4.1 C28x CPU/FPU/VCU
      2. 8.4.2 C28x Core Hardware Built-In Self-Test
      3. 8.4.3 C28x Peripheral Interrupt Expansion
      4. 8.4.4 C28x Direct Memory Access
      5. 8.4.5 C28x Local Peripherals
      6. 8.4.6 C28x Local Memory
      7. 8.4.7 C28x Accessing Shared Resources and Analog Peripherals
    5. 8.5  Analog Subsystem
      1. 8.5.1 ADC1
      2. 8.5.2 ADC2
      3. 8.5.3 Analog Comparator + DAC
      4. 8.5.4 Analog Common Interface Bus
    6. 8.6  Master Subsystem NMIs
    7. 8.7  Control Subsystem NMIs
    8. 8.8  Resets
      1. 8.8.1 Cortex-M3 Resets
      2. 8.8.2 C28x Resets
      3. 8.8.3 Analog Subsystem and Shared Resources Resets
      4. 8.8.4 Device Boot Sequence
    9. 8.9  Internal Voltage Regulation and Power-On-Reset Functionality
      1. 8.9.1 Analog Subsystem: Internal 1.8-V VREG
      2. 8.9.2 Digital Subsystem: Internal 1.2-V VREG
      3. 8.9.3 Analog and Digital Subsystems: Power-On-Reset Functionality
      4. 8.9.4 Connecting ARS and XRS Pins
    10. 8.10 Input Clocks and PLLs
      1. 8.10.1 Internal Oscillator (Zero-Pin)
      2. 8.10.2 Crystal Oscillator/Resonator (Pins X1/X2 and VSSOSC)
      3. 8.10.3 External Oscillators (Pins X1 and XCLKIN)
      4. 8.10.4 Main PLL
      5. 8.10.5 USB PLL
    11. 8.11 Master Subsystem Clocking
      1. 8.11.1 Cortex-M3 Run Mode
      2. 8.11.2 Cortex-M3 Sleep Mode
      3. 8.11.3 Cortex-M3 Deep Sleep Mode
    12. 8.12 Control Subsystem Clocking
      1. 8.12.1 C28x Normal Mode
      2. 8.12.2 C28x IDLE Mode
      3. 8.12.3 C28x STANDBY Mode
    13. 8.13 Analog Subsystem Clocking
    14. 8.14 Shared Resources Clocking
    15. 8.15 Loss of Input Clock (NMI Watchdog Function)
    16. 8.16 GPIOs and Other Pins
      1. 8.16.1 GPIO_MUX1
      2. 8.16.2 GPIO_MUX2
      3. 8.16.3 AIO_MUX1
      4. 8.16.4 AIO_MUX2
    17. 8.17 Emulation/JTAG
    18. 8.18 Code Security Module
      1. 8.18.1 Functional Description
    19. 8.19 µCRC Module
      1. 8.19.1 Functional Description
      2. 8.19.2 CRC Polynomials
      3. 8.19.3 CRC Calculation Procedure
      4. 8.19.4 CRC Calculation for Data Stored In Secure Memory
  9. Applications, Implementation, and Layout
    1. 9.1 TI Reference Design
  10. 10Device and Documentation Support
    1. 10.1 Device and Development Support Tool Nomenclature
    2. 10.2 Tools and Software
    3. 10.3 Documentation Support
    4. 10.4 Trademarks
    5. 10.5 Support Resources
    6. 10.6 Electrostatic Discharge Caution
    7. 10.7 Glossary
  11. 11Mechanical, Packaging, and Orderable Information
    1. 11.1 Packaging Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information
HB-16 Non-Muxed Address/Data Mode

The HB-16 Non-Muxed Mode uses dedicated pins for address and data signals. For this reason, the Non-Muxed Mode has reduced address reach as compared to the Muxed Mode. The HB-16 Non-Muxed Mode is selected with the MODE field of the HB-16 Configuration Register. In addition to data and address signals, the HB-16 Non-Muxed Mode also features the ALE signal (indicating to an external latch to capture address and hold the address until the data phase); RD and WR data strobes; 1–4 CS (Chip Select) signals to enable one of four external peripherals; and two BSEL (Byte Select) signals to accommodate byte accesses to lower or upper half of 16-bit data. The Byte Selects are chosen with the BSEL field of the HB-16 Configuration Register. The ALE and CS options are chosen with the CSCFG field of the HB-16 Configuration2 Register. For Non-Muxed bus cycles, most of the CSCFG modes also support a RDY signal. The RDY input to EPI is used by an external peripheral to extend bus cycles when the peripheral needs more time to complete reading or writing of data. While most EPI modes use up to 32 pins, the Non-Muxed CSCFG modes with 3 and 4 Chip Selects use 10 additional pins to extend the address reach and the number of CS signals. For detailed maps of HB-16 Non-Muxed Modes without Byte Selects, see Table 7-10 and Table 7-11. For detailed maps of HB-16 Non-Muxed Modes with Byte Selects, see Table 7-12 and Table 7-13.

Table 7-10 EPI MODES – 16-Bit Host-Bus Mode (EPICFG/MODE = 0x3),
Non-Muxed (EPIHB16CFG/MODE = 0x1), Without Byte Selects (EPIHB16CFG/BSEL = 0x1),
and With Chip Selects (EPIHB16CFG2/CSCFG = 0x0,1,2,3)
EPI PORT NAMEEPI SIGNAL FUNCTIONDEVICE PIN
ACCESSIBLE BY Cortex-M3ACCESSIBLE BY C28xWITH
ADDRESS LATCH ENABLE
(CSCFG = 0x0)
WITH
ONE
CHIP SELECT
(CSCFG = 0x1)
WITH
TWO
CHIP SELECTS
(CSCFG = 0x2)
WITH
ALE AND TWO
CHIP SELECTS
(CSCFG = 0x3)
(AVAILABLE GPIOMUX_1
MUXING CHOICES FOR EPI)
EPI0S0D0D0D0D0PH3_GPIO51
EPI0S1D1D1D1D1PH2_GPIO50
EPI0S2D2D2D2D2PC4_GPIO68
EPI0S3D3D3D3D3PC5_GPIO69
EPI0S4D4D4D4D4PC6_GPIO70
EPI0S5D5D5D5D5PC7_GPIO71
EPI0S6D6D6D6D6PH0_GPIO48
EPI0S7D7D7D7D7PH1_GPIO49
EPI0S8D8D8D8D8PE0_GPIO24
EPI0S9D9D9D9D9PE1_GPIO25
EPI0S10D10D10D10D10PH4_GPIO52
EPI0S11D11D11D11D11PH5_GPIO53
EPI0S12D12D12D12D12PF4_GPIO36
EPI0S13D13D13D13D13PG0_GPIO40
EPI0S14D14D14D14D14PG1_GPIO41
EPI0S15D15D15D15D15PF5_GPIO37
 
EPI0S16A0A0A0A0PJ0_GPIO56
EPI0S17A1A1A1A1PJ1_GPIO57
EPI0S18A2A2A2A2PJ2_GPIO58
EPI0S19A3A3A3A3PD4_GPIO20PJ3_GPIO59
EPI0S20A4A4A4A4PD2_GPIO18
EPI0S21A5A5A5A5PD3_GPIO19
EPI0S22A6A6A6A6PB5_GPIO13
EPI0S23A7A7A7A7PB4_GPIO12
EPI0S24A8A8A8A8PE2_GPIO26
EPI0S25A9A9A9A9PE3_GPIO27
EPI0S26A10A10A10CS0PH6_GPIO54
EPI0S27A11A11CS1CS1PH7_GPIO55
EPI0S30ALECS0CS0ALEPD7_GPIO23PJ6_GPIO62
 
EPI0S29WRWRWRWRPD6_GPIO22PJ5_GPIO61
EPI0S28RDRDRDRDPD5_GPIO21PJ4_GPIO60
EPI0S32xRDYRDYRDYPF2_GPIO34PC0_GPIO64
 
EPI0S31xxxxPG7_GPIO47
EPI0S33xxxxPF3_GPIO35PC1_GPIO65
EPI0S34xxxxPE4_GPIO28
EPI0S35xxxxPE5_GPIO29
EPI0S36xxxxPB7_GPIO15PC3_GPIO67
EPI0S37xxxxPB6_GPIO14PC2_GPIO66
EPI0S38xxxxPF6_GPIO38PE4_GPIO28
EPI0S39xxxxPG2_GPIO42
EPI0S40xxxxPG5_GPIO45
EPI0S41xxxxPG6_GPIO46
Table 7-11 EPI MODES – 16-Bit Host-Bus Mode (EPICFG/MODE=0x3),
Non-Muxed (EPIHB16CFG/MODE = 0x1), Without Byte Selects (EPIHB16CFG/BSEL = 0x1),
and With Additional Chip Selects (EPIHB16CFG2/CSCFG = 0x5,7)
EPI PORT NAMEEPI SIGNAL FUNCTIONDEVICE PINEPI PORT NAMEEPI SIGNAL FUNCTIONDEVICE PIN
ACCESSIBLE
BY
Cortex-M3
ACCESSIBLE
BY
C28x
WITH
THREE
CHIP SELECTS
(CSCFG = 0x7)
(AVAILABLE GPIOMUX_1
MUXING CHOICES FOR EPI)
ACCESSIBLE
BY
Cortex-M3
ACCESSIBLE
BY
C28x
WITH
FOUR
CHIP SELECTS
(CSCFG = 0x5)
(AVAILABLE GPIOMUX_1
MUXING CHOICES FOR EPI)
EPI0S0D0PH3_GPIO51EPI0S0D0PH3_GPIO51
EPI0S1D1PH2_GPIO50EPI0S1D1PH2_GPIO50
EPI0S2D2PC4_GPIO68EPI0S2D2PC4_GPIO68
EPI0S3D3PC5_GPIO69EPI0S3D3PC5_GPIO69
EPI0S4D4PC6_GPIO70EPI0S4D4PC6_GPIO70
EPI0S5D5PC7_GPIO71EPI0S5D5PC7_GPIO71
EPI0S6D6PH0_GPIO48EPI0S6D6PH0_GPIO48
EPI0S7D7PH1_GPIO49EPI0S7D7PH1_GPIO49
EPI0S8D8PE0_GPIO24EPI0S8D8PE0_GPIO24
EPI0S9D9PE1_GPIO25EPI0S9D9PE1_GPIO25
EPI0S10D10PH4_GPIO52EPI0S10D10PH4_GPIO52
EPI0S11D11PH5_GPIO53EPI0S11D11PH5_GPIO53
EPI0S12D12PF4_GPIO36EPI0S12D12PF4_GPIO36
EPI0S13D13PG0_GPIO40EPI0S13D13PG0_GPIO40
EPI0S14D14PG1_GPIO41EPI0S14D14PG1_GPIO41
EPI0S15D15PF5_GPIO37EPI0S15D15PF5_GPIO37
 
EPI0S16A0PJ0_GPIO56EPI0S16A0PJ0_GPIO56
EPI0S17A1PJ1_GPIO57EPI0S17A1PJ1_GPIO57
EPI0S18A2PJ2_GPIO58EPI0S18A2PJ2_GPIO58
EPI0S19A3PD4_GPIO20PJ3_GPIO59EPI0S19A3PD4_GPIO20PJ3_GPIO59
EPI0S20A4PD2_GPIO18EPI0S20A4PD2_GPIO18
EPI0S21A5PD3_GPIO19EPI0S21A5PD3_GPIO19
EPI0S22A6PB5_GPIO13EPI0S22A6PB5_GPIO13
EPI0S23A7PB4_GPIO12EPI0S23A7PB4_GPIO12
EPI0S24A8PE2_GPIO26EPI0S24A8PE2_GPIO26
EPI0S25A9PE3_GPIO27EPI0S25A9PE3_GPIO27
EPI0S26A10PH6_GPIO54EPI0S26A10PH6_GPIO54
EPI0S36A11PB7_GPIO15PC3_GPIO67EPI0S36A11PB7_GPIO15PC3_GPIO67
EPI0S37A12PB6_GPIO14PC2_GPIO66EPI0S37A12PB6_GPIO14PC2_GPIO66
EPI0S38A13PF6_GPIO38PE4_GPIO28EPI0S38A13PF6_GPIO38PE4_GPIO28
EPI0S39A14PG2_GPIO42EPI0S39A14PG2_GPIO42
EPI0S27A15PH7_GPIO55EPI0S40A15PG5_GPIO45
EPI0S35A16PE5_GPIO29EPI0S41A16PG6_GPIO46
EPI0S40A17PG5_GPIO45EPI0S30CS0PD7_GPIO23PJ6_GPIO62
EPI0S41A18PG6_GPIO46EPI0S27CS1PH7_GPIO55
EPI0S30CS0PD7_GPIO23PJ6_GPIO62EPI0S34CS2PE4_GPIO28
EPI0S34CS2PE4_GPIO28EPI0S33CS3PF3_GPIO35PC1_GPIO65
EPI0S33CS3PF3_GPIO35PC1_GPIO65 
 EPI0S29WRPD6_GPIO22PJ5_GPIO61
EPI0S29WRPD6_GPIO22PJ5_GPIO61EPI0S28RDPD5_GPIO21PJ4_GPIO60
EPI0S28RDPD5_GPIO21PJ4_GPIO60EPI0S32RDYPF2_GPIO34PC0_GPIO64
EPI0S32RDYPF2_GPIO34PC0_GPIO64 
 EPI0S31xPG7_GPIO47
EPI0S31xPG7_GPIO47EPI0S35xPE5_GPIO29
Table 7-12 EPI MODES – 16-Bit Host-Bus (EPICFG/MODE = 0x3),
Non-Muxed (EPIHB16CFG/MODE = 0x1), With Byte Selects (EPIHB16CFG/BSEL = 0x0),
and With Chip Selects (EPIHB16CFG2/CSCFG = 0x0,1,2,3)
EPI PORT NAMEEPI SIGNAL FUNCTIONDEVICE PIN
ACCESSIBLE BY Cortex-M3ACCESSIBLE BY C28xWITH
ADDRESS LATCH ENABLE
(CSCFG = 0x0)
WITH
ONE
CHIP SELECT
(CSCFG = 0x1)
WITH
TWO
CHIP SELECTS
(CSCFG = 0x2)
WITH
ALE AND TWO
CHIP SELECTS
(CSCFG = 0x3)
(AVAILABLE GPIOMUX_1
MUXING CHOICES FOR EPI)
EPI0S0D0D0D0D0PH3_GPIO51
EPI0S1D1D1D1D1PH2_GPIO50
EPI0S2D2D2D2D2PC4_GPIO68
EPI0S3D3D3D3D3PC5_GPIO69
EPI0S4D4D4D4D4PC6_GPIO70
EPI0S5D5D5D5D5PC7_GPIO71
EPI0S6D6D6D6D6PH0_GPIO48
EPI0S7D7D7D7D7PH1_GPIO49
EPI0S8D8D8D8D8PE0_GPIO24
EPI0S9D9D9D9D9PE1_GPIO25
EPI0S10D10D10D10D10PH4_GPIO52
EPI0S11D11D11D11D11PH5_GPIO53
EPI0S12D12D12D12D12PF4_GPIO36
EPI0S13D13D13D13D13PG0_GPIO40
EPI0S14D14D14D14D14PG1_GPIO41
EPI0S15D15D15D15D15PF5_GPIO37
 
EPI0S16A0A0A0A0PJ0_GPIO56
EPI0S17A1A1A1A1PJ1_GPIO57
EPI0S18A2A2A2A2PJ2_GPIO58
EPI0S19A3A3A3A3PD4_GPIO20PJ3_GPIO59
EPI0S20A4A4A4A4PD2_GPIO18
EPI0S21A5A5A5A5PD3_GPIO19
EPI0S22A6A6A6A6PB5_GPIO13
EPI0S23A7A7A7A7PB4_GPIO12
EPI0S24A8A8A8BSEL0PE2_GPIO26
EPI0S25A9A9BSEL0BSEL1PE3_GPIO27
EPI0S26BSEL0BSEL0BSEL1CS0PH6_GPIO54
EPI0S27BSEL1BSEL1CS1CS1PH7_GPIO55
EPI0S30ALECS0CS0ALEPD7_GPIO23PJ6_GPIO62
 
EPI0S29WRWRWRWRPD6_GPIO22PJ5_GPIO61
EPI0S28RDRDRDRDPD5_GPIO21PJ4_GPIO60
EPI0S32xRDYRDYRDYPF2_GPIO34PC0_GPIO64
 
EPI0S31xxxxPG7_GPIO47
EPI0S33xxxxPF3_GPIO35PC1_GPIO65
EPI0S34xxxxPE4_GPIO28
EPI0S35xxxxPE5_GPIO29
EPI0S36xxxxPB7_GPIO15PC3_GPIO67
EPI0S37xxxxPB6_GPIO14PC2_GPIO66
EPI0S38xxxxPF6_GPIO38PE4_GPIO28
EPI0S39xxxxPG2_GPIO42
EPI0S40xxxxPG5_GPIO45
EPI0S41xxxxPG6_GPIO46
Table 7-13 EPI MODES – 16-Bit Host-Bus (EPICFG/MODE = 0x3),
Non-Muxed (EPIHB16CFG/MODE = 0x1), With Byte Selects (EPIHB16CFG/BSEL = 0x0),
and With Additional Chip Selects (EPIHB16CFG2/CSCFG = 0x5,7)
EPI PORT NAMEEPI SIGNAL FUNCTIONDEVICE PINEPI PORT NAMEEPI SIGNAL FUNCTIONDEVICE PIN
ACCESSIBLE
BY
Cortex-M3
ACCESSIBLE
BY
C28x
WITH
THREE
CHIP SELECTS
(CSCFG = 0x7)
(AVAILABLE GPIOMUX_1
MUXING CHOICES FOR EPI)
ACCESSIBLE
BY
Cortex-M3
ACCESSIBLE
BY
C28x
WITH
FOUR
CHIP SELECTS
(CSCFG = 0x5)
(AVAILABLE GPIOMUX_1
MUXING CHOICES FOR EPI)
EPI0S0D0PH3_GPIO51EPI0S0D0PH3_GPIO51
EPI0S1D1PH2_GPIO50EPI0S1D1PH2_GPIO50
EPI0S2D2PC4_GPIO68EPI0S2D2PC4_GPIO68
EPI0S3D3PC5_GPIO69EPI0S3D3PC5_GPIO69
EPI0S4D4PC6_GPIO70EPI0S4D4PC6_GPIO70
EPI0S5D5PC7_GPIO71EPI0S5D5PC7_GPIO71
EPI0S6D6PH0_GPIO48EPI0S6D6PH0_GPIO48
EPI0S7D7PH1_GPIO49EPI0S7D7PH1_GPIO49
EPI0S8D8PE0_GPIO24EPI0S8D8PE0_GPIO24
EPI0S9D9PE1_GPIO25EPI0S9D9PE1_GPIO25
EPI0S10D10PH4_GPIO52EPI0S10D10PH4_GPIO52
EPI0S11D11PH5_GPIO53EPI0S11D11PH5_GPIO53
EPI0S12D12PF4_GPIO36EPI0S12D12PF4_GPIO36
EPI0S13D13PG0_GPIO40EPI0S13D13PG0_GPIO40
EPI0S14D14PG1_GPIO41EPI0S14D14PG1_GPIO41
EPI0S15D15PF5_GPIO37EPI0S15D15PF5_GPIO37
 
EPI0S16A0PJ0_GPIO56EPI0S16A0PJ0_GPIO56
EPI0S17A1PJ1_GPIO57EPI0S17A1PJ1_GPIO57
EPI0S18A2PJ2_GPIO58EPI0S18A2PJ2_GPIO58
EPI0S19A3PD4_GPIO20PJ3_GPIO59EPI0S19A3PD4_GPIO20PJ3_GPIO59
EPI0S20A4PD2_GPIO18EPI0S20A4PD2_GPIO18
EPI0S21A5PD3_GPIO19EPI0S21A5PD3_GPIO19
EPI0S22A6PB5_GPIO13EPI0S22A6PB5_GPIO13
EPI0S23A7PB4_GPIO12EPI0S23A7PB4_GPIO12
EPI0S24A8PE2_GPIO26EPI0S24A8PE2_GPIO26
EPI0S40A9PG5_GPIO45EPI0S40A9PG5_GPIO45
EPI0S41A10PG6_GPIO46EPI0S41A10PG6_GPIO46
EPI0S36A11PB7_GPIO15PC3_GPIO67EPI0S36A11PB7_GPIO15PC3_GPIO67
EPI0S37A12PB6_GPIO14PC2_GPIO66EPI0S37A12PB6_GPIO14PC2_GPIO66
EPI0S38A13PF6_GPIO38PE4_GPIO28EPI0S38A13PF6_GPIO38PE4_GPIO28
EPI0S39A14PG2_GPIO42EPI0S39A14PG2_GPIO42
EPI0S27A15PH7_GPIO55EPI0S25BSEL0PE3_GPIO27
EPI0S35A16PE5_GPIO29EPI0S26BSEL1PH6_GPIO54
EPI0S25BSEL0PE3_GPIO27EPI0S30CS0PD7_GPIO23PJ6_GPIO62
EPI0S26BSEL1PH6_GPIO54EPI0S27CS1PH7_GPIO55
EPI0S30CS0PD7_GPIO23PJ6_GPIO62EPI0S34CS2PE4_GPIO28
EPI0S34CS2PE4_GPIO28EPI0S33CS3PF3_GPIO35PC1_GPIO65
EPI0S33CS3PF3_GPIO35PC1_GPIO65 
 EPI0S29WRPD6_GPIO22PJ5_GPIO61
EPI0S29WRPD6_GPIO22PJ5_GPIO61EPI0S28RDPD5_GPIO21PJ4_GPIO60
EPI0S28RDPD5_GPIO21PJ4_GPIO60EPI0S32RDYPF2_GPIO34PC0_GPIO64
EPI0S32RDYPF2_GPIO34PC0_GPIO64 
 EPI0S31xPG7_GPIO47
EPI0S31xPG7_GPIO47EPI0S35xPE5_GPIO29