SNVSCH2A September 2024 – May 2025 LM65625-Q1 , LM65635-Q1 , LM65645-Q1
PRODUCTION DATA
After a valid synchronization signal is detected, a clock locking procedure is initiated. After approximately 2048 pulses, the clock frequency locks to the frequency of the synchronization signal. While the switching frequency adjusts, phase is maintained so that the clock cycle lying between the operation at the default and synchronization frequencies is of intermediate length. There are no very long or very short pulses. After frequency is adjusted, phase is adjusted over a few tens of cycles so that the rising synchronization edges correspond with the rising SW node pulses. See Figure 7-5.