SNAS835A September 2022 – February 2025 LMK5B33414
PRODUCTION DATA
For the DPLL block, the reference input mux selection can be done automatically using an internal state machine with a configurable input priority scheme, or manually through software register control or hardware pin control. The input mux can select IN0, IN1, IN2 or IN3 for LMK5B33414. The priority for all inputs can be assigned through registers. The priority ranges from 0 to 7, where 0 = ignore (never select), 1 = first priority, 2 = second priority and 7 = 7th priority. When inputs are configured with the same priority setting, the lower enumeration INx is given first priority (with IN0 being the highest priority). The selected input can be monitored through the status pins or register.