SLAS678G August   2010  – September 2020 MSP430F5324 , MSP430F5325 , MSP430F5326 , MSP430F5327 , MSP430F5328 , MSP430F5329

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Functional Block Diagrams
  5. Revision History
  6. Device Comparison
    1. 6.1 Related Products
  7. Terminal Configuration and Functions
    1. 7.1 Pin Diagrams
    2. 7.2 Signal Descriptions
  8. Specifications
    1. 8.1  Absolute Maximum Ratings
    2. 8.2  ESD Ratings
    3. 8.3  Recommended Operating Conditions
    4. 8.4  Active Mode Supply Current Into VCC Excluding External Current
    5. 8.5  Low-Power Mode Supply Currents (Into VCC) Excluding External Current
    6. 8.6  Thermal Resistance Characteristics
    7. 8.7  Schmitt-Trigger Inputs – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.7) (P5.0 to P5.7, P6.0 to P6.7, P7.0 to P7.7, P8.0 to P8.2, PJ.0 to PJ.3, RST/NMI)
    8. 8.8  Inputs – Ports P1 and P2 (P1.0 to P1.7, P2.0 to P2.7)
    9. 8.9  Leakage Current – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.7) (P5.0 to P5.7, P6.0 to P6.7, P7.0 to P7.7, P8.0 to P8.2, PJ.0 to PJ.3, RST/NMI)
    10. 8.10 Outputs – General-Purpose I/O (Full Drive Strength) (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.7) (P5.0 to P5.7, P6.0 to P6.7, P7.0 to P7.7, P8.0 to P8.2, PJ.0 to PJ.3)
    11. 8.11 Outputs – General-Purpose I/O (Reduced Drive Strength) (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.7) (P5.0 to P5.7, P6.0 to P6.7, P7.0 to P7.7, P8.0 to P8.2, PJ.0 to PJ.3)
    12. 8.12 Output Frequency – General-Purpose I/O (P1.0 to P1.7, P2.0 to P2.7, P3.0 to P3.7, P4.0 to P4.7) (P5.0 to P5.7, P6.0 to P6.7, P7.0 to P7.7, P8.0 to P8.2, PJ.0 to PJ.3)
    13. 8.13 Typical Characteristics – Outputs, Reduced Drive Strength (PxDS.y = 0)
    14. 8.14 Typical Characteristics – Outputs, Full Drive Strength (PxDS.y = 1)
    15. 8.15 Crystal Oscillator, XT1, Low-Frequency Mode
    16. 8.16 Crystal Oscillator, XT2
    17. 8.17 Internal Very-Low-Power Low-Frequency Oscillator (VLO)
    18. 8.18 Internal Reference, Low-Frequency Oscillator (REFO)
    19. 8.19 DCO Frequency
    20. 8.20 PMM, Brownout Reset (BOR)
    21. 8.21 PMM, Core Voltage
    22. 8.22 PMM, SVS High Side
    23. 8.23 PMM, SVM High Side
    24. 8.24 PMM, SVS Low Side
    25. 8.25 PMM, SVM Low Side
    26. 8.26 Wake-up Times From Low-Power Modes and Reset
    27. 8.27 Timer_A
    28. 8.28 Timer_B
    29. 8.29 USCI (UART Mode) Clock Frequency
    30. 8.30 USCI (UART Mode)
    31. 8.31 USCI (SPI Master Mode) Clock Frequency
    32. 8.32 USCI (SPI Master Mode)
    33. 8.33 USCI (SPI Slave Mode)
    34. 8.34 USCI (I2C Mode)
    35. 8.35 12-Bit ADC, Power Supply and Input Range Conditions
    36. 8.36 12-Bit ADC, Timing Parameters
    37. 8.37 12-Bit ADC, Linearity Parameters Using an External Reference Voltage or AVCC as Reference Voltage
    38. 8.38 12-Bit ADC, Linearity Parameters Using the Internal Reference Voltage
    39. 8.39 12-Bit ADC, Temperature Sensor and Built-In VMID
    40. 8.40 REF, External Reference
    41. 8.41 REF, Built-In Reference
    42. 8.42 Comparator B
    43. 8.43 Ports PU.0 and PU.1
    44. 8.44 LDO-PWR (LDO Power System)
    45. 8.45 Flash Memory
    46. 8.46 JTAG and Spy-Bi-Wire Interface
  9. Detailed Description
    1. 9.1  CPU
    2. 9.2  Operating Modes
    3. 9.3  Interrupt Vector Addresses
    4. 9.4  Memory Organization
    5. 9.5  Bootloader (BSL)
    6. 9.6  JTAG Operation
      1. 9.6.1 JTAG Standard Interface
      2. 9.6.2 Spy-Bi-Wire Interface
    7. 9.7  Flash Memory
    8. 9.8  RAM
    9. 9.9  Peripherals
      1. 9.9.1  Digital I/O
      2. 9.9.2  Port Mapping Controller
      3. 9.9.3  Oscillator and System Clock
      4. 9.9.4  Power-Management Module (PMM)
      5. 9.9.5  Hardware Multiplier (MPY)
      6. 9.9.6  Real-Time Clock (RTC_A)
      7. 9.9.7  Watchdog Timer (WDT_A)
      8. 9.9.8  System Module (SYS)
      9. 9.9.9  DMA Controller
      10. 9.9.10 Universal Serial Communication Interface (USCI)
      11. 9.9.11 TA0
      12. 9.9.12 TA1
      13. 9.9.13 TA2
      14. 9.9.14 TB0
      15. 9.9.15 Comparator_B
      16. 9.9.16 ADC12_A
      17. 9.9.17 CRC16
      18. 9.9.18 REF Voltage Reference
      19. 9.9.19 Embedded Emulation Module (EEM)
      20. 9.9.20 Peripheral File Map
    10. 9.10 Input/Output Diagrams
      1. 9.10.1  Port P1 (P1.0 to P1.7) Input/Output With Schmitt Trigger
      2. 9.10.2  Port P2 (P2.0 to P2.7) Input/Output With Schmitt Trigger
      3. 9.10.3  Port P3 (P3.0 to P3.7) Input/Output With Schmitt Trigger
      4. 9.10.4  Port P4 (P4.0 to P4.7) Input/Output With Schmitt Trigger
      5. 9.10.5  Port P5 (P5.0 and P5.1) Input/Output With Schmitt Trigger
      6. 9.10.6  Port P5 (P5.2) Input/Output With Schmitt Trigger
      7. 9.10.7  Port P5 (P5.3) Input/Output With Schmitt Trigger
      8. 9.10.8  Port P5 (P5.4 and P5.5) Input/Output With Schmitt Trigger
      9. 9.10.9  Port P5 (P5.6 to P5.7), Input/Output With Schmitt Trigger
      10. 9.10.10 Port P6 (P6.0 to P6.7) Input/Output With Schmitt Trigger
      11. 9.10.11 Port P7 (P7.0 to P7.3) Input/Output With Schmitt Trigger
      12. 9.10.12 Port P7 (P7.4 to P7.7) Input/Output With Schmitt Trigger
      13. 9.10.13 Port P8 (P8.0 to P8.2) Input/Output With Schmitt Trigger
      14. 9.10.14 Port U (PU.0 and PU.1)
      15. 9.10.15 Port J (PJ.0) JTAG Pin TDO, Input/Output With Schmitt Trigger or Output
      16. 9.10.16 Port J (PJ.1 to PJ.3) JTAG Pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output
    11. 9.11 Device Descriptors
  10. 10Device and Documentation Support
    1. 10.1  Getting Started and Next Steps
    2. 10.2  Device Nomenclature
    3. 10.3  Tools and Software
    4. 10.4  Documentation Support
    5. 10.5  Related Links
    6. 10.6  Support Resources
    7. 10.7  Trademarks
    8. 10.8  Electrostatic Discharge Caution
    9. 10.9  Export Control Notice
    10. 10.10 Glossary
  11. 11Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Signal Descriptions

Table 7-1 describes the signals for all device variants and package options.

Table 7-1 Signal Descriptions
TERMINAL I/O(1) DESCRIPTION
NAME NO.
PN RGC ZXH, ZQE
P6.4/CB4/A4 1 5 C1 I/O General-purpose digital I/O

Comparator_B input CB4

Analog input A4 for ADC

P6.5/CB5/A5 2 6 D2 I/O General-purpose digital I/O

Comparator_B input CB5

Analog input A5 for ADC

P6.6/CB6/A6 3 7 D1 I/O General-purpose digital I/O

Comparator_B input CB6

Analog input A6 for ADC

P6.7/CB7/A7 4 8 D3 I/O General-purpose digital I/O

Comparator_B input CB7

Analog input A7 for ADC

P7.0/CB8/A12 5 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

Comparator_B input CB8 (not available on F5328, F5326, F5324 devices)

Analog input A12 for ADC (not available on F5328, F5326, F5324 devices)

P7.1/CB9/A13 6 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

Comparator_B input CB9 (not available on F5328, F5326, F5324 devices)

Analog input A13 for ADC (not available on F5328, F5326, F5324 devices)

P7.2/CB10/A14 7 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

Comparator_B input CB10 (not available on F5328, F5326, F5324

devices)

Analog input A14 for ADC (not available on F5328, F5326, F5324 devices)

P7.3/CB11/A15 8 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

Comparator_B input CB11 (not available on F5328, F5326, F5324 devices)

Analog input A15 for ADC (not available on F5328, F5326, F5324 devices)

P5.0/A8/VREF+/VeREF+ 9 9 E1 I/O General-purpose digital I/O

Analog input A8 for ADC

Output of reference voltage to the ADC

Input for an external reference voltage to the ADC

P5.1/A9/VREF-/VeREF- 10 10 E2 I/O General-purpose digital I/O

Analog input A9 for ADC

Negative terminal for the ADC reference voltage for both sources, the internal reference voltage, or an external applied reference voltage

AVCC1 11 11 F2 Analog power supply
P5.4/XIN 12 12 F1 I/O General-purpose digital I/O

Input terminal for crystal oscillator XT1

P5.5/XOUT 13 13 G1 I/O General-purpose digital I/O

Output terminal of crystal oscillator XT1

AVSS1 14 14 G2 Analog ground supply
P8.0 15 N/A N/A I/O General-purpose digital I/O
P8.1 16 N/A N/A I/O General-purpose digital I/O
P8.2 17 N/A N/A I/O General-purpose digital I/O
DVCC1 18 15 H1 Digital power supply
DVSS1 19 16 J1 Digital ground supply
VCORE(2) 20 17 J2 Regulated core power supply output (internal use only, no external current loading)
P1.0/TA0CLK/ACLK 21 18 H2 I/O General-purpose digital I/O with port interrupt

TA0 clock signal TA0CLK input

ACLK output (divided by 1, 2, 4, 8, 16, or 32)

P1.1/TA0.0 22 19 H3 I/O General-purpose digital I/O with port interrupt

TA0 CCR0 capture: CCI0A input, compare: Out0 output

BSL transmit output

P1.2/TA0.1 23 20 J3 I/O General-purpose digital I/O with port interrupt

TA0 CCR1 capture: CCI1A input, compare: Out1 output

BSL receive input

P1.3/TA0.2 24 21 G4 I/O General-purpose digital I/O with port interrupt

TA0 CCR2 capture: CCI2A input, compare: Out2 output

P1.4/TA0.3 25 22 H4 I/O General-purpose digital I/O with port interrupt

TA0 CCR3 capture: CCI3A input compare: Out3 output

P1.5/TA0.4 26 23 J4 I/O General-purpose digital I/O with port interrupt

TA0 CCR4 capture: CCI4A input, compare: Out4 output

P1.6/TA1CLK/CBOUT 27 24 G5 I/O General-purpose digital I/O with port interrupt

TA1 clock signal TA1CLK input

Comparator_B output

P1.7/TA1.0 28 25 H5 I/O General-purpose digital I/O with port interrupt

TA1 CCR0 capture: CCI0A input, compare: Out0 output

P2.0/TA1.1 29 26 J5 I/O General-purpose digital I/O with port interrupt

TA1 CCR1 capture: CCI1A input, compare: Out1 output

P2.1/TA1.2 30 27 G6 I/O General-purpose digital I/O with port interrupt

TA1 CCR2 capture: CCI2A input, compare: Out2 output

P2.2/TA2CLK/SMCLK 31 28 J6 I/O General-purpose digital I/O with port interrupt

TA2 clock signal TA2CLK input ; SMCLK output

P2.3/TA2.0 32 29 H6 I/O General-purpose digital I/O with port interrupt

TA2 CCR0 capture: CCI0A input, compare: Out0 output

P2.4/TA2.1 33 30 J7 I/O General-purpose digital I/O with port interrupt

TA2 CCR1 capture: CCI1A input, compare: Out1 output

P2.5/TA2.2 34 31 J8 I/O General-purpose digital I/O with port interrupt

TA2 CCR2 capture: CCI2A input, compare: Out2 output

P2.6/RTCCLK/DMAE0 35 32 J9 I/O General-purpose digital I/O with port interrupt

RTC clock output for calibration

DMA external trigger input

P2.7/UCB0STE/ UCA0CLK 36 33 H7 I/O General-purpose digital I/O with port interrupt

Slave transmit enable – USCI_B0 SPI mode

Clock signal input – USCI_A0 SPI slave mode

Clock signal output – USCI_A0 SPI master mode

P3.0/UCB0SIMO/ UCB0SDA 37 34 H8 I/O General-purpose digital I/O

Slave in, master out – USCI_B0 SPI mode

I2C data – USCI_B0 I2C mode

P3.1/UCB0SOMI/ UCB0SCL 38 35 H9 I/O General-purpose digital I/O

Slave out, master in – USCI_B0 SPI mode

I2C clock – USCI_B0 I2C mode

P3.2/UCB0CLK/ UCA0STE 39 36 G8 I/O General-purpose digital I/O

Clock signal input – USCI_B0 SPI slave mode

Clock signal output – USCI_B0 SPI master mode

Slave transmit enable – USCI_A0 SPI mode

P3.3/UCA0TXD/ UCA0SIMO 40 37 G9 I/O General-purpose digital I/O

Transmit data – USCI_A0 UART mode

Slave in, master out – USCI_A0 SPI mode

P3.4/UCA0RXD/ UCA0SOMI 41 38 G7 I/O General-purpose digital I/O

Receive data – USCI_A0 UART mode

Slave out, master in – USCI_A0 SPI mode

P3.5/TB0.5 42 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR5 capture: CCI5A input, compare: Out5 output

P3.6/TB0.6 43 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR6 capture: CCI6A input, compare: Out6 output

P3.7/TB0OUTH/ SVMOUT 44 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

Switch all PWM outputs high-impedance input – TB0 (not available on F5328, F5326, F5324 devices)

SVM output (not available on F5328, F5326, F5324 devices)

P4.0/PM_UCB1STE/ PM_UCA1CLK 45 41 E8 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: Slave transmit enable – USCI_B1 SPI mode

Default mapping: Clock signal input – USCI_A1 SPI slave mode

Default mapping: Clock signal output – USCI_A1 SPI master mode

P4.1/PM_UCB1SIMO/ PM_UCB1SDA 46 42 E7 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: Slave in, master out – USCI_B1 SPI mode

Default mapping: I2C data – USCI_B1 I2C mode

P4.2/PM_UCB1SOMI/ PM_UCB1SCL 47 43 D9 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: Slave out, master in – USCI_B1 SPI mode

Default mapping: I2C clock – USCI_B1 I2C mode

P4.3/PM_UCB1CLK/ PM_UCA1STE 48 44 D8 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: Clock signal input – USCI_B1 SPI slave mode

Default mapping: Clock signal output – USCI_B1 SPI master mode

Default mapping: Slave transmit enable – USCI_A1 SPI mode

DVSS2 49 39 F9 Digital ground supply
DVCC2 50 40 E9 Digital power supply
P4.4/PM_UCA1TXD/ PM_UCA1SIMO 51 45 D7 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: Transmit data – USCI_A1 UART mode

Default mapping: Slave in, master out – USCI_A1 SPI mode

P4.5/PM_UCA1RXD/ PM_UCA1SOMI 52 46 C9 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: Receive data – USCI_A1 UART mode

Default mapping: Slave out, master in – USCI_A1 SPI mode

P4.6/PM_NONE 53 47 C8 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: no secondary function.

P4.7/PM_NONE 54 48 C7 I/O General-purpose digital I/O with reconfigurable port mapping secondary function

Default mapping: no secondary function.

P5.6/TB0.0 55 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR0 capture: CCI0A input, compare: Out0 output (not available on F5328, F5326, F5324 devices)

P5.7/TB0.1 56 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR1 capture: CCI1A input, compare: Out1 output (not available on F5328, F5326, F5324 devices)

P7.4/TB0.2 57 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR2 capture: CCI2A input, compare: Out2 output (not available on F5328, F5326, F5324 devices)

P7.5/TB0.3 58 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR3 capture: CCI3A input, compare: Out3 output (not available on F5328, F5326, F5324 devices)

P7.6/TB0.4 59 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 CCR4 capture: CCI4A input, compare: Out4 output (not available on F5328, F5326, F5324 devices)

P7.7/TB0CLK/MCLK 60 N/A N/A I/O General-purpose digital I/O (not available on F5328, F5326, F5324 devices)

TB0 clock signal TBCLK input (not available on F5328, F5326, F5324 devices)

MCLK output (not available on F5328, F5326, F5324 devices)

VSSU 61 49 B8, B9 Port U ground supply
PU.0 62 50 A9 I/O General-purpose digital I/O, controlled by PU control register, Port U is supplied by the LDOO rail
NC 63 51 B7 I/O No connect
PU.1 64 52 A8 I/O General-purpose digital I/O, controlled by PU control register, Port U is supplied by the LDOO rail
LDOI 65 53 A7 LDO input
LDOO 66 54 A6 LDO output
NC 67 55 B6 No connect
AVSS2 68 56 A5 Analog ground supply
P5.2/XT2IN 69 57 B5 I/O General-purpose digital I/O

Input terminal for crystal oscillator XT2

P5.3/XT2OUT 70 58 B4 I/O General-purpose digital I/O

Output terminal of crystal oscillator XT2

TEST/SBWTCK(3) 71 59 A4 I Test mode pin – Selects four wire JTAG operation.

Spy-Bi-Wire input clock when Spy-Bi-Wire operation activated

PJ.0/TDO(4) 72 60 C5 I/O General-purpose digital I/O

JTAG test data output port

PJ.1/TDI/TCLK(4) 73 61 C4 I/O General-purpose digital I/O

JTAG test data input or test clock input

PJ.2/TMS(4) 74 62 A3 I/O General-purpose digital I/O

JTAG test mode select

PJ.3/TCK(4) 75 63 B3 I/O General-purpose digital I/O

JTAG test clock

RST/NMI/SBWTDIO(3) 76 64 A2 I/O Reset input active low(5)

Nonmaskable interrupt input

Spy-Bi-Wire data input/output when Spy-Bi-Wire operation activated.

P6.0/CB0/A0 77 1 A1 I/O General-purpose digital I/O

Comparator_B input CB0

Analog input A0 for ADC

P6.1/CB1/A1 78 2 B2 I/O General-purpose digital I/O

Comparator_B input CB1

Analog input A1 for ADC

P6.2/CB2/A2 79 3 B1 I/O General-purpose digital I/O

Comparator_B input CB2

Analog input A2 for ADC

P6.3/CB3/A3 80 4 C2 I/O General-purpose digital I/O

Comparator_B input CB3

Analog input A3 for ADC

Reserved N/A N/A C6, D4, D5, D6, E3, E4, E5, E6, F3, F4, F5, F6, F7, F8, G3 Reserved. Connect to ground.
Thermal pad Pad The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. TI recommends connection to VSS.
I = input, O = output, N/A = not available
VCORE is for internal use only. No external current loading is possible. VCORE should be connected only to the recommended capacitor value, CVCORE.
See Section 9.5 and Section 9.6 for use with BSL and JTAG functions, respectively.
See Section 9.6 for use with JTAG function.
When this pin is configured as reset, the internal pullup resistor is enabled by default.