SLASEK0A December 2017 – March 2018 MSP430FR5969-SP
PRODUCTION DATA.
TA2 and TA3 are 16-bit timers and counters (Timer_A type) with two capture/compare registers each and with internal connections only. TA2 and TA3 can support multiple captures or compares, PWM outputs, and interval timing (see Table 5-15 and Table 5-16). TA2 and TA3 have extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
| DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
|---|---|---|---|---|
| COUT (internal) | TACLK | Timer | N/A | |
| ACLK (internal) | ACLK | |||
| SMCLK (internal) | SMCLK | |||
| TA3 CCR0 output (internal) | CCI0A | CCR0 | TA0 | TA3 CCI0A input |
| ACLK (internal) | CCI0B | |||
| DVSS | GND | |||
| DVCC | VCC | |||
| COUT (internal) | CCI1B | CCR1 | TA1 | |
| DVSS | GND | |||
| DVCC | VCC |
| DEVICE INPUT SIGNAL | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL |
|---|---|---|---|---|
| COUT (internal) | TACLK | Timer | N/A | |
| ACLK (internal) | ACLK | |||
| SMCLK (internal) | SMCLK | |||
| TA2 CCR0 output (internal) | CCI0A | CCR0 | TA0 | TA2 CCI0A input |
| ACLK (internal) | CCI0B | |||
| DVSS | GND | |||
| DVCC | VCC | |||
| COUT (internal) | CCI1B | CCR1 | TA1 | |
| DVSS | GND | |||
| DVCC | VCC |