SLASFJ6A July 2025 – September 2025 MSPM0C1105 , MSPM0C1106
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| fADCCLK | ADC clock frequency | 4 | 32 | MHz | |||
| tADC trigger | Software trigger minimum width | 3 | ADCCLK cycles | ||||
| tSample_step | Sampling time for step input | 12-bit mode, RS = 50Ω, Cpext = 10pF | 0.188 | µs | |||
| tSample_VREF | Sample time with internal VREF input | ADC CHANNEL=29,12-bit mode, VDD as reference | 10 | µs | |||
| tSample_SupplyMon | Sample time with Supply Monitor (VDD/3) | 12-bit mode | 5 | µs | |||