SPRS958H March 2016 – November 2019
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 8-37 lists the clock net classes for the DDR3 interface. Table 8-38 lists the signal net classes, and associated clock net classes, for signals in the DDR3 interface. These net classes are used for the termination and routing rules that follow.
| CLOCK NET CLASS | processor PIN NAMES |
|---|---|
| CK | ddr1_ck/ddr1_nck |
| DQS0 | ddr1_dqs0 / ddr1_dqsn0 |
| DQS1 | ddr1_dqs1 / ddr1_dqsn1 |
| DQS2(1) | ddr1_dqs2 / ddr1_dqsn2 |
| DQS3(1) | ddr1_dqs3 / ddr1_dqsn3 |
| SIGNAL NET CLASS | ASSOCIATED CLOCK
NET CLASS |
processor PIN NAMES |
|---|---|---|
| ADDR_CTRL | CK | ddr1_ba[2:0], ddr1_a[14:0], ddr1_csnj, ddr1_casn, ddr1_rasn, ddr1_wen, ddr1_cke, ddr1_odti |
| DQ0 | DQS0 | ddr1_d[7:0], ddr1_dqm0 |
| DQ1 | DQS1 | ddr1_d[15:8], ddr1_dqm1 |
| DQ2(1) | DQS2 | ddr1_d[23:16], ddr1_dqm2 |
| DQ3(1) | DQS3 | ddr1_d[31:24], ddr1_dqm3 |